Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
1343603 | 
1311283 | 
0 | 
0 | 
| 
selKnown1 | 
187712 | 
155392 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1343603 | 
1311283 | 
0 | 
0 | 
| T1 | 
347 | 
284 | 
0 | 
0 | 
| T2 | 
63 | 
0 | 
0 | 
0 | 
| T3 | 
393 | 
330 | 
0 | 
0 | 
| T4 | 
7509 | 
7445 | 
0 | 
0 | 
| T5 | 
351 | 
287 | 
0 | 
0 | 
| T6 | 
534 | 
470 | 
0 | 
0 | 
| T7 | 
534 | 
470 | 
0 | 
0 | 
| T8 | 
17344 | 
17280 | 
0 | 
0 | 
| T9 | 
347 | 
283 | 
0 | 
0 | 
| T10 | 
534 | 
470 | 
0 | 
0 | 
| T11 | 
13 | 
3567 | 
0 | 
0 | 
| T12 | 
1 | 
8 | 
0 | 
0 | 
| T16 | 
0 | 
27 | 
0 | 
0 | 
| T17 | 
0 | 
7 | 
0 | 
0 | 
| T18 | 
0 | 
17 | 
0 | 
0 | 
| T28 | 
0 | 
7 | 
0 | 
0 | 
| T58 | 
1 | 
0 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
187712 | 
155392 | 
0 | 
0 | 
| T1 | 
128 | 
64 | 
0 | 
0 | 
| T2 | 
64 | 
0 | 
0 | 
0 | 
| T3 | 
64 | 
0 | 
0 | 
0 | 
| T4 | 
1408 | 
1344 | 
0 | 
0 | 
| T5 | 
128 | 
64 | 
0 | 
0 | 
| T6 | 
64 | 
0 | 
0 | 
0 | 
| T7 | 
64 | 
0 | 
0 | 
0 | 
| T8 | 
64 | 
0 | 
0 | 
0 | 
| T9 | 
128 | 
64 | 
0 | 
0 | 
| T10 | 
64 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
832 | 
0 | 
0 | 
| T12 | 
0 | 
64 | 
0 | 
0 | 
| T15 | 
0 | 
64 | 
0 | 
0 | 
| T16 | 
0 | 
1472 | 
0 | 
0 | 
| T28 | 
0 | 
512 | 
0 | 
0 | 
| T33 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
9224 | 
8719 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
9224 | 
8719 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
49 | 
48 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
25 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
9224 | 
8719 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
9224 | 
8719 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
49 | 
48 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
25 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
9224 | 
8719 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
9224 | 
8719 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
49 | 
48 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
25 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
9224 | 
8719 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
9224 | 
8719 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
49 | 
48 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
25 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
9224 | 
8719 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
9224 | 
8719 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
49 | 
48 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
25 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22702 | 
22197 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22702 | 
22197 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
7 | 
6 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
7 | 
6 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22768 | 
22263 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22768 | 
22263 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
23713 | 
23208 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
23713 | 
23208 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
138 | 
137 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
23743 | 
23238 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
23743 | 
23238 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
141 | 
140 | 
0 | 
0 | 
| T5 | 
7 | 
6 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
23778 | 
23273 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
23778 | 
23273 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
141 | 
140 | 
0 | 
0 | 
| T5 | 
7 | 
6 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
23841 | 
23336 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
23841 | 
23336 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
141 | 
140 | 
0 | 
0 | 
| T5 | 
7 | 
6 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
23902 | 
23397 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
23902 | 
23397 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
139 | 
138 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22702 | 
22197 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22702 | 
22197 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
7 | 
6 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
7 | 
6 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
23941 | 
23436 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
23941 | 
23436 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
142 | 
141 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
24000 | 
23495 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
24000 | 
23495 | 
0 | 
0 | 
| T1 | 
7 | 
6 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
139 | 
138 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
24071 | 
23566 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
24071 | 
23566 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
139 | 
138 | 
0 | 
0 | 
| T5 | 
7 | 
6 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22818 | 
22313 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22818 | 
22313 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
7 | 
6 | 
0 | 
0 | 
| T4 | 
127 | 
126 | 
0 | 
0 | 
| T5 | 
6 | 
5 | 
0 | 
0 | 
| T6 | 
9 | 
8 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
0 | 
61 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
7249 | 
6744 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
7249 | 
6744 | 
0 | 
0 | 
| T4 | 
28 | 
27 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
13 | 
12 | 
0 | 
0 | 
| T12 | 
1 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
27 | 
0 | 
0 | 
| T17 | 
0 | 
7 | 
0 | 
0 | 
| T18 | 
0 | 
17 | 
0 | 
0 | 
| T28 | 
0 | 
7 | 
0 | 
0 | 
| T58 | 
1 | 
0 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
9633 | 
9128 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
9633 | 
9128 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
49 | 
48 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
25 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
9224 | 
8719 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
9224 | 
8719 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
49 | 
48 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
25 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
9224 | 
8719 | 
0 | 
0 | 
| 
selKnown1 | 
2933 | 
2428 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
9224 | 
8719 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
49 | 
48 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
8 | 
7 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
271 | 
270 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
25 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2933 | 
2428 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
22 | 
21 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
2 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
13 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T15 | 
0 | 
1 | 
0 | 
0 | 
| T16 | 
0 | 
23 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T33 | 
0 | 
1 | 
0 | 
0 |