Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11577982 |
12669 |
0 |
0 |
T1 |
42332 |
75 |
0 |
0 |
T2 |
1914 |
0 |
0 |
0 |
T3 |
42073 |
75 |
0 |
0 |
T4 |
4003 |
4 |
0 |
0 |
T5 |
372126 |
0 |
0 |
0 |
T6 |
3214 |
0 |
0 |
0 |
T7 |
5777 |
4 |
0 |
0 |
T8 |
1817 |
0 |
0 |
0 |
T9 |
5849 |
4 |
0 |
0 |
T10 |
5776 |
4 |
0 |
0 |
T11 |
0 |
75 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
131 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11577982 |
116940 |
0 |
0 |
T1 |
42332 |
721 |
0 |
0 |
T2 |
1914 |
0 |
0 |
0 |
T3 |
42073 |
724 |
0 |
0 |
T4 |
4003 |
38 |
0 |
0 |
T5 |
372126 |
0 |
0 |
0 |
T6 |
3214 |
0 |
0 |
0 |
T7 |
5777 |
38 |
0 |
0 |
T8 |
1817 |
0 |
0 |
0 |
T9 |
5849 |
37 |
0 |
0 |
T10 |
5776 |
37 |
0 |
0 |
T11 |
0 |
719 |
0 |
0 |
T12 |
0 |
180 |
0 |
0 |
T13 |
0 |
18 |
0 |
0 |
T14 |
0 |
1205 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11577982 |
6686623 |
0 |
0 |
T1 |
42332 |
24925 |
0 |
0 |
T2 |
1914 |
1273 |
0 |
0 |
T3 |
42073 |
24487 |
0 |
0 |
T4 |
4003 |
3055 |
0 |
0 |
T5 |
372126 |
40703 |
0 |
0 |
T6 |
3214 |
2600 |
0 |
0 |
T7 |
5777 |
4802 |
0 |
0 |
T8 |
1817 |
1239 |
0 |
0 |
T9 |
5849 |
4902 |
0 |
0 |
T10 |
5776 |
4839 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11577982 |
186659 |
0 |
0 |
T1 |
42332 |
1157 |
0 |
0 |
T2 |
1914 |
0 |
0 |
0 |
T3 |
42073 |
1187 |
0 |
0 |
T4 |
4003 |
47 |
0 |
0 |
T5 |
372126 |
0 |
0 |
0 |
T6 |
3214 |
0 |
0 |
0 |
T7 |
5777 |
44 |
0 |
0 |
T8 |
1817 |
0 |
0 |
0 |
T9 |
5849 |
53 |
0 |
0 |
T10 |
5776 |
66 |
0 |
0 |
T11 |
0 |
1106 |
0 |
0 |
T12 |
0 |
288 |
0 |
0 |
T13 |
0 |
25 |
0 |
0 |
T14 |
0 |
1922 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11577982 |
12669 |
0 |
0 |
T1 |
42332 |
75 |
0 |
0 |
T2 |
1914 |
0 |
0 |
0 |
T3 |
42073 |
75 |
0 |
0 |
T4 |
4003 |
4 |
0 |
0 |
T5 |
372126 |
0 |
0 |
0 |
T6 |
3214 |
0 |
0 |
0 |
T7 |
5777 |
4 |
0 |
0 |
T8 |
1817 |
0 |
0 |
0 |
T9 |
5849 |
4 |
0 |
0 |
T10 |
5776 |
4 |
0 |
0 |
T11 |
0 |
75 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
131 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11577982 |
116940 |
0 |
0 |
T1 |
42332 |
721 |
0 |
0 |
T2 |
1914 |
0 |
0 |
0 |
T3 |
42073 |
724 |
0 |
0 |
T4 |
4003 |
38 |
0 |
0 |
T5 |
372126 |
0 |
0 |
0 |
T6 |
3214 |
0 |
0 |
0 |
T7 |
5777 |
38 |
0 |
0 |
T8 |
1817 |
0 |
0 |
0 |
T9 |
5849 |
37 |
0 |
0 |
T10 |
5776 |
37 |
0 |
0 |
T11 |
0 |
719 |
0 |
0 |
T12 |
0 |
180 |
0 |
0 |
T13 |
0 |
18 |
0 |
0 |
T14 |
0 |
1205 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11577982 |
6686623 |
0 |
0 |
T1 |
42332 |
24925 |
0 |
0 |
T2 |
1914 |
1273 |
0 |
0 |
T3 |
42073 |
24487 |
0 |
0 |
T4 |
4003 |
3055 |
0 |
0 |
T5 |
372126 |
40703 |
0 |
0 |
T6 |
3214 |
2600 |
0 |
0 |
T7 |
5777 |
4802 |
0 |
0 |
T8 |
1817 |
1239 |
0 |
0 |
T9 |
5849 |
4902 |
0 |
0 |
T10 |
5776 |
4839 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11577982 |
186659 |
0 |
0 |
T1 |
42332 |
1157 |
0 |
0 |
T2 |
1914 |
0 |
0 |
0 |
T3 |
42073 |
1187 |
0 |
0 |
T4 |
4003 |
47 |
0 |
0 |
T5 |
372126 |
0 |
0 |
0 |
T6 |
3214 |
0 |
0 |
0 |
T7 |
5777 |
44 |
0 |
0 |
T8 |
1817 |
0 |
0 |
0 |
T9 |
5849 |
53 |
0 |
0 |
T10 |
5776 |
66 |
0 |
0 |
T11 |
0 |
1106 |
0 |
0 |
T12 |
0 |
288 |
0 |
0 |
T13 |
0 |
25 |
0 |
0 |
T14 |
0 |
1922 |
0 |
0 |