Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11286985 |
12833 |
0 |
0 |
T1 |
3293 |
4 |
0 |
0 |
T2 |
4738 |
4 |
0 |
0 |
T3 |
3135 |
8 |
0 |
0 |
T4 |
1745 |
0 |
0 |
0 |
T5 |
77691 |
138 |
0 |
0 |
T6 |
2371 |
7 |
0 |
0 |
T7 |
4289 |
0 |
0 |
0 |
T8 |
5282 |
0 |
0 |
0 |
T9 |
3066 |
0 |
0 |
0 |
T10 |
116359 |
232 |
0 |
0 |
T11 |
0 |
214 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
42 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11286985 |
118539 |
0 |
0 |
T1 |
3293 |
37 |
0 |
0 |
T2 |
4738 |
38 |
0 |
0 |
T3 |
3135 |
72 |
0 |
0 |
T4 |
1745 |
0 |
0 |
0 |
T5 |
77691 |
1277 |
0 |
0 |
T6 |
2371 |
63 |
0 |
0 |
T7 |
4289 |
0 |
0 |
0 |
T8 |
5282 |
0 |
0 |
0 |
T9 |
3066 |
0 |
0 |
0 |
T10 |
116359 |
2130 |
0 |
0 |
T11 |
0 |
1938 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
387 |
0 |
0 |
T24 |
0 |
717 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11286985 |
6732585 |
0 |
0 |
T1 |
3293 |
2277 |
0 |
0 |
T2 |
4738 |
3760 |
0 |
0 |
T3 |
3135 |
2420 |
0 |
0 |
T4 |
1745 |
1130 |
0 |
0 |
T5 |
77691 |
37741 |
0 |
0 |
T6 |
2371 |
1667 |
0 |
0 |
T7 |
4289 |
670 |
0 |
0 |
T8 |
5282 |
563 |
0 |
0 |
T9 |
3066 |
2498 |
0 |
0 |
T10 |
116359 |
58401 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11286985 |
189271 |
0 |
0 |
T1 |
3293 |
62 |
0 |
0 |
T2 |
4738 |
56 |
0 |
0 |
T3 |
3135 |
121 |
0 |
0 |
T4 |
1745 |
0 |
0 |
0 |
T5 |
77691 |
2046 |
0 |
0 |
T6 |
2371 |
90 |
0 |
0 |
T7 |
4289 |
0 |
0 |
0 |
T8 |
5282 |
0 |
0 |
0 |
T9 |
3066 |
0 |
0 |
0 |
T10 |
116359 |
3398 |
0 |
0 |
T11 |
0 |
3061 |
0 |
0 |
T12 |
0 |
63 |
0 |
0 |
T13 |
0 |
603 |
0 |
0 |
T24 |
0 |
1139 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11286985 |
12833 |
0 |
0 |
T1 |
3293 |
4 |
0 |
0 |
T2 |
4738 |
4 |
0 |
0 |
T3 |
3135 |
8 |
0 |
0 |
T4 |
1745 |
0 |
0 |
0 |
T5 |
77691 |
138 |
0 |
0 |
T6 |
2371 |
7 |
0 |
0 |
T7 |
4289 |
0 |
0 |
0 |
T8 |
5282 |
0 |
0 |
0 |
T9 |
3066 |
0 |
0 |
0 |
T10 |
116359 |
232 |
0 |
0 |
T11 |
0 |
214 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
42 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11286985 |
118539 |
0 |
0 |
T1 |
3293 |
37 |
0 |
0 |
T2 |
4738 |
38 |
0 |
0 |
T3 |
3135 |
72 |
0 |
0 |
T4 |
1745 |
0 |
0 |
0 |
T5 |
77691 |
1277 |
0 |
0 |
T6 |
2371 |
63 |
0 |
0 |
T7 |
4289 |
0 |
0 |
0 |
T8 |
5282 |
0 |
0 |
0 |
T9 |
3066 |
0 |
0 |
0 |
T10 |
116359 |
2130 |
0 |
0 |
T11 |
0 |
1938 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
387 |
0 |
0 |
T24 |
0 |
717 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11286985 |
6732585 |
0 |
0 |
T1 |
3293 |
2277 |
0 |
0 |
T2 |
4738 |
3760 |
0 |
0 |
T3 |
3135 |
2420 |
0 |
0 |
T4 |
1745 |
1130 |
0 |
0 |
T5 |
77691 |
37741 |
0 |
0 |
T6 |
2371 |
1667 |
0 |
0 |
T7 |
4289 |
670 |
0 |
0 |
T8 |
5282 |
563 |
0 |
0 |
T9 |
3066 |
2498 |
0 |
0 |
T10 |
116359 |
58401 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11286985 |
189271 |
0 |
0 |
T1 |
3293 |
62 |
0 |
0 |
T2 |
4738 |
56 |
0 |
0 |
T3 |
3135 |
121 |
0 |
0 |
T4 |
1745 |
0 |
0 |
0 |
T5 |
77691 |
2046 |
0 |
0 |
T6 |
2371 |
90 |
0 |
0 |
T7 |
4289 |
0 |
0 |
0 |
T8 |
5282 |
0 |
0 |
0 |
T9 |
3066 |
0 |
0 |
0 |
T10 |
116359 |
3398 |
0 |
0 |
T11 |
0 |
3061 |
0 |
0 |
T12 |
0 |
63 |
0 |
0 |
T13 |
0 |
603 |
0 |
0 |
T24 |
0 |
1139 |
0 |
0 |