Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10908564 |
12486 |
0 |
0 |
T1 |
4626 |
4 |
0 |
0 |
T2 |
9605 |
0 |
0 |
0 |
T3 |
2392 |
4 |
0 |
0 |
T4 |
5485 |
0 |
0 |
0 |
T5 |
53089 |
75 |
0 |
0 |
T6 |
26004 |
75 |
0 |
0 |
T7 |
4112 |
4 |
0 |
0 |
T8 |
14646 |
29 |
0 |
0 |
T9 |
1920 |
0 |
0 |
0 |
T10 |
63172 |
86 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10908564 |
115167 |
0 |
0 |
T1 |
4626 |
38 |
0 |
0 |
T2 |
9605 |
0 |
0 |
0 |
T3 |
2392 |
38 |
0 |
0 |
T4 |
5485 |
0 |
0 |
0 |
T5 |
53089 |
725 |
0 |
0 |
T6 |
26004 |
704 |
0 |
0 |
T7 |
4112 |
37 |
0 |
0 |
T8 |
14646 |
261 |
0 |
0 |
T9 |
1920 |
0 |
0 |
0 |
T10 |
63172 |
775 |
0 |
0 |
T11 |
0 |
171 |
0 |
0 |
T12 |
0 |
38 |
0 |
0 |
T23 |
0 |
596 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10908564 |
6432945 |
0 |
0 |
T1 |
4626 |
3639 |
0 |
0 |
T2 |
9605 |
8962 |
0 |
0 |
T3 |
2392 |
1410 |
0 |
0 |
T4 |
5485 |
563 |
0 |
0 |
T5 |
53089 |
35661 |
0 |
0 |
T6 |
26004 |
8717 |
0 |
0 |
T7 |
4112 |
3173 |
0 |
0 |
T8 |
14646 |
6551 |
0 |
0 |
T9 |
1920 |
845 |
0 |
0 |
T10 |
63172 |
49062 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10908564 |
183300 |
0 |
0 |
T1 |
4626 |
58 |
0 |
0 |
T2 |
9605 |
0 |
0 |
0 |
T3 |
2392 |
59 |
0 |
0 |
T4 |
5485 |
0 |
0 |
0 |
T5 |
53089 |
1145 |
0 |
0 |
T6 |
26004 |
1097 |
0 |
0 |
T7 |
4112 |
58 |
0 |
0 |
T8 |
14646 |
426 |
0 |
0 |
T9 |
1920 |
0 |
0 |
0 |
T10 |
63172 |
1305 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T12 |
0 |
54 |
0 |
0 |
T23 |
0 |
973 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10908564 |
12486 |
0 |
0 |
T1 |
4626 |
4 |
0 |
0 |
T2 |
9605 |
0 |
0 |
0 |
T3 |
2392 |
4 |
0 |
0 |
T4 |
5485 |
0 |
0 |
0 |
T5 |
53089 |
75 |
0 |
0 |
T6 |
26004 |
75 |
0 |
0 |
T7 |
4112 |
4 |
0 |
0 |
T8 |
14646 |
29 |
0 |
0 |
T9 |
1920 |
0 |
0 |
0 |
T10 |
63172 |
86 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10908564 |
115167 |
0 |
0 |
T1 |
4626 |
38 |
0 |
0 |
T2 |
9605 |
0 |
0 |
0 |
T3 |
2392 |
38 |
0 |
0 |
T4 |
5485 |
0 |
0 |
0 |
T5 |
53089 |
725 |
0 |
0 |
T6 |
26004 |
704 |
0 |
0 |
T7 |
4112 |
37 |
0 |
0 |
T8 |
14646 |
261 |
0 |
0 |
T9 |
1920 |
0 |
0 |
0 |
T10 |
63172 |
775 |
0 |
0 |
T11 |
0 |
171 |
0 |
0 |
T12 |
0 |
38 |
0 |
0 |
T23 |
0 |
596 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10908564 |
6432945 |
0 |
0 |
T1 |
4626 |
3639 |
0 |
0 |
T2 |
9605 |
8962 |
0 |
0 |
T3 |
2392 |
1410 |
0 |
0 |
T4 |
5485 |
563 |
0 |
0 |
T5 |
53089 |
35661 |
0 |
0 |
T6 |
26004 |
8717 |
0 |
0 |
T7 |
4112 |
3173 |
0 |
0 |
T8 |
14646 |
6551 |
0 |
0 |
T9 |
1920 |
845 |
0 |
0 |
T10 |
63172 |
49062 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10908564 |
183300 |
0 |
0 |
T1 |
4626 |
58 |
0 |
0 |
T2 |
9605 |
0 |
0 |
0 |
T3 |
2392 |
59 |
0 |
0 |
T4 |
5485 |
0 |
0 |
0 |
T5 |
53089 |
1145 |
0 |
0 |
T6 |
26004 |
1097 |
0 |
0 |
T7 |
4112 |
58 |
0 |
0 |
T8 |
14646 |
426 |
0 |
0 |
T9 |
1920 |
0 |
0 |
0 |
T10 |
63172 |
1305 |
0 |
0 |
T11 |
0 |
280 |
0 |
0 |
T12 |
0 |
54 |
0 |
0 |
T23 |
0 |
973 |
0 |
0 |