Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
1280924 | 
1248604 | 
0 | 
0 | 
| 
selKnown1 | 
174272 | 
141952 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1280924 | 
1248604 | 
0 | 
0 | 
| T1 | 
349 | 
286 | 
0 | 
0 | 
| T2 | 
144 | 
80 | 
0 | 
0 | 
| T3 | 
347 | 
283 | 
0 | 
0 | 
| T4 | 
64 | 
0 | 
0 | 
0 | 
| T5 | 
284 | 
220 | 
0 | 
0 | 
| T6 | 
394 | 
330 | 
0 | 
0 | 
| T7 | 
142 | 
78 | 
0 | 
0 | 
| T8 | 
352 | 
288 | 
0 | 
0 | 
| T9 | 
534 | 
470 | 
0 | 
0 | 
| T10 | 
106 | 
42 | 
0 | 
0 | 
| T11 | 
12 | 
2575 | 
0 | 
0 | 
| T12 | 
0 | 
243 | 
0 | 
0 | 
| T13 | 
0 | 
219 | 
0 | 
0 | 
| T14 | 
0 | 
19 | 
0 | 
0 | 
| T15 | 
0 | 
3 | 
0 | 
0 | 
| T24 | 
0 | 
63 | 
0 | 
0 | 
| T73 | 
0 | 
7 | 
0 | 
0 | 
| T90 | 
0 | 
4 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
174272 | 
141952 | 
0 | 
0 | 
| T1 | 
128 | 
64 | 
0 | 
0 | 
| T2 | 
64 | 
0 | 
0 | 
0 | 
| T3 | 
128 | 
64 | 
0 | 
0 | 
| T4 | 
64 | 
0 | 
0 | 
0 | 
| T5 | 
64 | 
0 | 
0 | 
0 | 
| T6 | 
64 | 
0 | 
0 | 
0 | 
| T7 | 
64 | 
0 | 
0 | 
0 | 
| T8 | 
128 | 
64 | 
0 | 
0 | 
| T9 | 
64 | 
0 | 
0 | 
0 | 
| T10 | 
64 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
448 | 
0 | 
0 | 
| T12 | 
0 | 
64 | 
0 | 
0 | 
| T13 | 
0 | 
960 | 
0 | 
0 | 
| T23 | 
0 | 
64 | 
0 | 
0 | 
| T58 | 
0 | 
64 | 
0 | 
0 | 
| T72 | 
0 | 
64 | 
0 | 
0 | 
| T90 | 
0 | 
640 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
8830 | 
8325 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
8830 | 
8325 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
18 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
26 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
8830 | 
8325 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
8830 | 
8325 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
18 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
26 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
8830 | 
8325 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
8830 | 
8325 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
18 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
26 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
8830 | 
8325 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
8830 | 
8325 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
18 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
26 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
8830 | 
8325 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
8830 | 
8325 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
18 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
26 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21610 | 
21105 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21610 | 
21105 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
7 | 
6 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21681 | 
21176 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21681 | 
21176 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22689 | 
22184 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22689 | 
22184 | 
0 | 
0 | 
| T1 | 
7 | 
6 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
2 | 
1 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22743 | 
22238 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22743 | 
22238 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
7 | 
6 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
3 | 
2 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22780 | 
22275 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22780 | 
22275 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
7 | 
6 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
5 | 
4 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22827 | 
22322 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22827 | 
22322 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
7 | 
6 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
5 | 
4 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22881 | 
22376 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22881 | 
22376 | 
0 | 
0 | 
| T1 | 
7 | 
6 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
7 | 
6 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
7 | 
6 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21610 | 
21105 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21610 | 
21105 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
7 | 
6 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22918 | 
22413 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22918 | 
22413 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
8 | 
7 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22972 | 
22467 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22972 | 
22467 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
10 | 
9 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
22989 | 
22484 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
22989 | 
22484 | 
0 | 
0 | 
| T1 | 
7 | 
6 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
7 | 
6 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
10 | 
9 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
21731 | 
21226 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21731 | 
21226 | 
0 | 
0 | 
| T1 | 
6 | 
5 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
6 | 
5 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
5 | 
4 | 
0 | 
0 | 
| T6 | 
7 | 
6 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T9 | 
9 | 
8 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
44 | 
0 | 
0 | 
| T12 | 
0 | 
5 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
7042 | 
6537 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
7042 | 
6537 | 
0 | 
0 | 
| T2 | 
10 | 
9 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
10 | 
9 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
12 | 
11 | 
0 | 
0 | 
| T13 | 
0 | 
11 | 
0 | 
0 | 
| T14 | 
0 | 
19 | 
0 | 
0 | 
| T15 | 
0 | 
3 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
| T73 | 
0 | 
7 | 
0 | 
0 | 
| T90 | 
0 | 
4 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
9208 | 
8703 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
9208 | 
8703 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
10 | 
9 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
18 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
26 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
8830 | 
8325 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
8830 | 
8325 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
18 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
26 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 9 | 100.00 | 
| Logical | 9 | 9 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T8 | 
| 1 | 1 | Covered | T1,T3,T8 | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T3,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
8830 | 
8325 | 
0 | 
0 | 
| 
selKnown1 | 
2723 | 
2218 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
8830 | 
8325 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
2 | 
1 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
8 | 
7 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
18 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
26 | 
0 | 
0 | 
| T24 | 
0 | 
7 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2723 | 
2218 | 
0 | 
0 | 
| T1 | 
2 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
2 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
2 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
7 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
| T13 | 
0 | 
15 | 
0 | 
0 | 
| T23 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
10 | 
0 | 
0 |