Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16665 |
16665 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381264700 |
217187666 |
0 |
0 |
T1 |
192333 |
159606 |
0 |
0 |
T2 |
139992 |
30928 |
0 |
0 |
T3 |
96182 |
70831 |
0 |
0 |
T4 |
72067 |
39502 |
0 |
0 |
T5 |
356269 |
336388 |
0 |
0 |
T6 |
207999 |
19463 |
0 |
0 |
T7 |
45492 |
23911 |
0 |
0 |
T8 |
192291 |
158823 |
0 |
0 |
T9 |
625796 |
276615 |
0 |
0 |
T10 |
168405 |
28674 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381264700 |
217187666 |
0 |
0 |
T1 |
192333 |
159606 |
0 |
0 |
T2 |
139992 |
30928 |
0 |
0 |
T3 |
96182 |
70831 |
0 |
0 |
T4 |
72067 |
39502 |
0 |
0 |
T5 |
356269 |
336388 |
0 |
0 |
T6 |
207999 |
19463 |
0 |
0 |
T7 |
45492 |
23911 |
0 |
0 |
T8 |
192291 |
158823 |
0 |
0 |
T9 |
625796 |
276615 |
0 |
0 |
T10 |
168405 |
28674 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12950076 |
7618418 |
0 |
0 |
T1 |
5965 |
4982 |
0 |
0 |
T2 |
4376 |
1136 |
0 |
0 |
T3 |
3350 |
2703 |
0 |
0 |
T4 |
2467 |
1486 |
0 |
0 |
T5 |
10861 |
10212 |
0 |
0 |
T6 |
7199 |
775 |
0 |
0 |
T7 |
1396 |
743 |
0 |
0 |
T8 |
5923 |
4967 |
0 |
0 |
T9 |
23780 |
12071 |
0 |
0 |
T10 |
5237 |
1154 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12950076 |
7618418 |
0 |
0 |
T1 |
5965 |
4982 |
0 |
0 |
T2 |
4376 |
1136 |
0 |
0 |
T3 |
3350 |
2703 |
0 |
0 |
T4 |
2467 |
1486 |
0 |
0 |
T5 |
10861 |
10212 |
0 |
0 |
T6 |
7199 |
775 |
0 |
0 |
T7 |
1396 |
743 |
0 |
0 |
T8 |
5923 |
4967 |
0 |
0 |
T9 |
23780 |
12071 |
0 |
0 |
T10 |
5237 |
1154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11509832 |
6549039 |
0 |
0 |
T1 |
5824 |
4832 |
0 |
0 |
T2 |
4238 |
931 |
0 |
0 |
T3 |
2901 |
2129 |
0 |
0 |
T4 |
2175 |
1188 |
0 |
0 |
T5 |
10794 |
10193 |
0 |
0 |
T6 |
6275 |
584 |
0 |
0 |
T7 |
1378 |
724 |
0 |
0 |
T8 |
5824 |
4808 |
0 |
0 |
T9 |
18813 |
8267 |
0 |
0 |
T10 |
5099 |
860 |
0 |
0 |