Line Coverage for Module :
prim_subreg_ext
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T3 T4
27 1/1 assign qs = d;
Tests: T1 T3 T4
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T7 T70 T52
30 1/1 assign qre = re;
Tests: T1 T4 T5
Line Coverage for Instance : tb.dut.u_reg.u_alert_info_attr
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 1 | 33.33 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T9 T49 T38
Line Coverage for Instance : tb.dut.u_reg.u_cpu_info_attr
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 1 | 33.33 |
CONT_ASSIGN | 26 | 1 | 0 | 0.00 |
CONT_ASSIGN | 27 | 1 | 0 | 0.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 0/1 ==> assign ds = d;
27 0/1 ==> assign qs = d;
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T9 T49 T38
Line Coverage for Instance : tb.dut.u_reg.u_alert_test_fatal_fault
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T3 T4
29 1/1 assign qe = we;
Tests: T7 T70 T52
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_alert_test_fatal_cnsty_fault
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T7 T70 T52
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_alert_info
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T3 T4
27 1/1 assign qs = d;
Tests: T1 T3 T4
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T1 T4 T5
Line Coverage for Instance : tb.dut.u_reg.u_cpu_info
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T3 T4
27 1/1 assign qs = d;
Tests: T1 T3 T4
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T1 T4 T5