Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11387284 |
12904 |
0 |
0 |
T1 |
4387 |
4 |
0 |
0 |
T2 |
1815 |
0 |
0 |
0 |
T3 |
1810 |
9 |
0 |
0 |
T4 |
2070 |
4 |
0 |
0 |
T5 |
18363 |
40 |
0 |
0 |
T6 |
12868 |
0 |
0 |
0 |
T7 |
6746 |
0 |
0 |
0 |
T8 |
1706 |
0 |
0 |
0 |
T9 |
5228 |
4 |
0 |
0 |
T10 |
5389 |
0 |
0 |
0 |
T11 |
0 |
78 |
0 |
0 |
T12 |
0 |
15 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T22 |
0 |
40 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11387284 |
119161 |
0 |
0 |
T1 |
4387 |
37 |
0 |
0 |
T2 |
1815 |
0 |
0 |
0 |
T3 |
1810 |
81 |
0 |
0 |
T4 |
2070 |
37 |
0 |
0 |
T5 |
18363 |
360 |
0 |
0 |
T6 |
12868 |
0 |
0 |
0 |
T7 |
6746 |
0 |
0 |
0 |
T8 |
1706 |
0 |
0 |
0 |
T9 |
5228 |
37 |
0 |
0 |
T10 |
5389 |
0 |
0 |
0 |
T11 |
0 |
746 |
0 |
0 |
T12 |
0 |
135 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T22 |
0 |
363 |
0 |
0 |
T23 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11387284 |
6599631 |
0 |
0 |
T1 |
4387 |
3383 |
0 |
0 |
T2 |
1815 |
633 |
0 |
0 |
T3 |
1810 |
1032 |
0 |
0 |
T4 |
2070 |
1108 |
0 |
0 |
T5 |
18363 |
8517 |
0 |
0 |
T6 |
12868 |
12221 |
0 |
0 |
T7 |
6746 |
627 |
0 |
0 |
T8 |
1706 |
1140 |
0 |
0 |
T9 |
5228 |
4226 |
0 |
0 |
T10 |
5389 |
837 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11387284 |
189900 |
0 |
0 |
T1 |
4387 |
63 |
0 |
0 |
T2 |
1815 |
0 |
0 |
0 |
T3 |
1810 |
134 |
0 |
0 |
T4 |
2070 |
55 |
0 |
0 |
T5 |
18363 |
562 |
0 |
0 |
T6 |
12868 |
0 |
0 |
0 |
T7 |
6746 |
0 |
0 |
0 |
T8 |
1706 |
0 |
0 |
0 |
T9 |
5228 |
59 |
0 |
0 |
T10 |
5389 |
0 |
0 |
0 |
T11 |
0 |
1154 |
0 |
0 |
T12 |
0 |
221 |
0 |
0 |
T13 |
0 |
51 |
0 |
0 |
T22 |
0 |
592 |
0 |
0 |
T23 |
0 |
69 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11387284 |
12904 |
0 |
0 |
T1 |
4387 |
4 |
0 |
0 |
T2 |
1815 |
0 |
0 |
0 |
T3 |
1810 |
9 |
0 |
0 |
T4 |
2070 |
4 |
0 |
0 |
T5 |
18363 |
40 |
0 |
0 |
T6 |
12868 |
0 |
0 |
0 |
T7 |
6746 |
0 |
0 |
0 |
T8 |
1706 |
0 |
0 |
0 |
T9 |
5228 |
4 |
0 |
0 |
T10 |
5389 |
0 |
0 |
0 |
T11 |
0 |
78 |
0 |
0 |
T12 |
0 |
15 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T22 |
0 |
40 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11387284 |
119161 |
0 |
0 |
T1 |
4387 |
37 |
0 |
0 |
T2 |
1815 |
0 |
0 |
0 |
T3 |
1810 |
81 |
0 |
0 |
T4 |
2070 |
37 |
0 |
0 |
T5 |
18363 |
360 |
0 |
0 |
T6 |
12868 |
0 |
0 |
0 |
T7 |
6746 |
0 |
0 |
0 |
T8 |
1706 |
0 |
0 |
0 |
T9 |
5228 |
37 |
0 |
0 |
T10 |
5389 |
0 |
0 |
0 |
T11 |
0 |
746 |
0 |
0 |
T12 |
0 |
135 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T22 |
0 |
363 |
0 |
0 |
T23 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11387284 |
6599631 |
0 |
0 |
T1 |
4387 |
3383 |
0 |
0 |
T2 |
1815 |
633 |
0 |
0 |
T3 |
1810 |
1032 |
0 |
0 |
T4 |
2070 |
1108 |
0 |
0 |
T5 |
18363 |
8517 |
0 |
0 |
T6 |
12868 |
12221 |
0 |
0 |
T7 |
6746 |
627 |
0 |
0 |
T8 |
1706 |
1140 |
0 |
0 |
T9 |
5228 |
4226 |
0 |
0 |
T10 |
5389 |
837 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11387284 |
189900 |
0 |
0 |
T1 |
4387 |
63 |
0 |
0 |
T2 |
1815 |
0 |
0 |
0 |
T3 |
1810 |
134 |
0 |
0 |
T4 |
2070 |
55 |
0 |
0 |
T5 |
18363 |
562 |
0 |
0 |
T6 |
12868 |
0 |
0 |
0 |
T7 |
6746 |
0 |
0 |
0 |
T8 |
1706 |
0 |
0 |
0 |
T9 |
5228 |
59 |
0 |
0 |
T10 |
5389 |
0 |
0 |
0 |
T11 |
0 |
1154 |
0 |
0 |
T12 |
0 |
221 |
0 |
0 |
T13 |
0 |
51 |
0 |
0 |
T22 |
0 |
592 |
0 |
0 |
T23 |
0 |
69 |
0 |
0 |