Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
13940 |
0 |
0 |
T1 |
2462 |
4 |
0 |
0 |
T2 |
4757 |
0 |
0 |
0 |
T3 |
2280 |
4 |
0 |
0 |
T4 |
2852 |
6 |
0 |
0 |
T5 |
7012 |
0 |
0 |
0 |
T6 |
1577 |
0 |
0 |
0 |
T7 |
12261 |
0 |
0 |
0 |
T8 |
2737 |
4 |
0 |
0 |
T9 |
4040 |
0 |
0 |
0 |
T10 |
28770 |
28 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
78 |
0 |
0 |
T22 |
0 |
33 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
128438 |
0 |
0 |
T1 |
2462 |
38 |
0 |
0 |
T2 |
4757 |
0 |
0 |
0 |
T3 |
2280 |
37 |
0 |
0 |
T4 |
2852 |
54 |
0 |
0 |
T5 |
7012 |
0 |
0 |
0 |
T6 |
1577 |
0 |
0 |
0 |
T7 |
12261 |
0 |
0 |
0 |
T8 |
2737 |
38 |
0 |
0 |
T9 |
4040 |
0 |
0 |
0 |
T10 |
28770 |
252 |
0 |
0 |
T11 |
0 |
63 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
734 |
0 |
0 |
T22 |
0 |
303 |
0 |
0 |
T23 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7399789 |
0 |
0 |
T1 |
2462 |
1526 |
0 |
0 |
T2 |
4757 |
790 |
0 |
0 |
T3 |
2280 |
1333 |
0 |
0 |
T4 |
2852 |
2162 |
0 |
0 |
T5 |
7012 |
625 |
0 |
0 |
T6 |
1577 |
962 |
0 |
0 |
T7 |
12261 |
11645 |
0 |
0 |
T8 |
2737 |
1785 |
0 |
0 |
T9 |
4040 |
871 |
0 |
0 |
T10 |
28770 |
21925 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
204793 |
0 |
0 |
T1 |
2462 |
54 |
0 |
0 |
T2 |
4757 |
0 |
0 |
0 |
T3 |
2280 |
59 |
0 |
0 |
T4 |
2852 |
92 |
0 |
0 |
T5 |
7012 |
0 |
0 |
0 |
T6 |
1577 |
0 |
0 |
0 |
T7 |
12261 |
0 |
0 |
0 |
T8 |
2737 |
50 |
0 |
0 |
T9 |
4040 |
0 |
0 |
0 |
T10 |
28770 |
408 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T12 |
0 |
57 |
0 |
0 |
T13 |
0 |
1192 |
0 |
0 |
T22 |
0 |
486 |
0 |
0 |
T23 |
0 |
43 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
13940 |
0 |
0 |
T1 |
2462 |
4 |
0 |
0 |
T2 |
4757 |
0 |
0 |
0 |
T3 |
2280 |
4 |
0 |
0 |
T4 |
2852 |
6 |
0 |
0 |
T5 |
7012 |
0 |
0 |
0 |
T6 |
1577 |
0 |
0 |
0 |
T7 |
12261 |
0 |
0 |
0 |
T8 |
2737 |
4 |
0 |
0 |
T9 |
4040 |
0 |
0 |
0 |
T10 |
28770 |
28 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
78 |
0 |
0 |
T22 |
0 |
33 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
128438 |
0 |
0 |
T1 |
2462 |
38 |
0 |
0 |
T2 |
4757 |
0 |
0 |
0 |
T3 |
2280 |
37 |
0 |
0 |
T4 |
2852 |
54 |
0 |
0 |
T5 |
7012 |
0 |
0 |
0 |
T6 |
1577 |
0 |
0 |
0 |
T7 |
12261 |
0 |
0 |
0 |
T8 |
2737 |
38 |
0 |
0 |
T9 |
4040 |
0 |
0 |
0 |
T10 |
28770 |
252 |
0 |
0 |
T11 |
0 |
63 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
734 |
0 |
0 |
T22 |
0 |
303 |
0 |
0 |
T23 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7399789 |
0 |
0 |
T1 |
2462 |
1526 |
0 |
0 |
T2 |
4757 |
790 |
0 |
0 |
T3 |
2280 |
1333 |
0 |
0 |
T4 |
2852 |
2162 |
0 |
0 |
T5 |
7012 |
625 |
0 |
0 |
T6 |
1577 |
962 |
0 |
0 |
T7 |
12261 |
11645 |
0 |
0 |
T8 |
2737 |
1785 |
0 |
0 |
T9 |
4040 |
871 |
0 |
0 |
T10 |
28770 |
21925 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
204793 |
0 |
0 |
T1 |
2462 |
54 |
0 |
0 |
T2 |
4757 |
0 |
0 |
0 |
T3 |
2280 |
59 |
0 |
0 |
T4 |
2852 |
92 |
0 |
0 |
T5 |
7012 |
0 |
0 |
0 |
T6 |
1577 |
0 |
0 |
0 |
T7 |
12261 |
0 |
0 |
0 |
T8 |
2737 |
50 |
0 |
0 |
T9 |
4040 |
0 |
0 |
0 |
T10 |
28770 |
408 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T12 |
0 |
57 |
0 |
0 |
T13 |
0 |
1192 |
0 |
0 |
T22 |
0 |
486 |
0 |
0 |
T23 |
0 |
43 |
0 |
0 |