Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16665 |
16665 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402302891 |
244022755 |
0 |
0 |
T1 |
81582 |
50112 |
0 |
0 |
T2 |
157072 |
26157 |
0 |
0 |
T3 |
75578 |
43912 |
0 |
0 |
T4 |
94570 |
71714 |
0 |
0 |
T5 |
231598 |
19496 |
0 |
0 |
T6 |
52084 |
31633 |
0 |
0 |
T7 |
404656 |
384205 |
0 |
0 |
T8 |
90658 |
58544 |
0 |
0 |
T9 |
133483 |
28598 |
0 |
0 |
T10 |
952959 |
723695 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402302891 |
244022755 |
0 |
0 |
T1 |
81582 |
50112 |
0 |
0 |
T2 |
157072 |
26157 |
0 |
0 |
T3 |
75578 |
43912 |
0 |
0 |
T4 |
94570 |
71714 |
0 |
0 |
T5 |
231598 |
19496 |
0 |
0 |
T6 |
52084 |
31633 |
0 |
0 |
T7 |
404656 |
384205 |
0 |
0 |
T8 |
90658 |
58544 |
0 |
0 |
T9 |
133483 |
28598 |
0 |
0 |
T10 |
952959 |
723695 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13673739 |
8531971 |
0 |
0 |
T1 |
2798 |
1760 |
0 |
0 |
T2 |
4848 |
1069 |
0 |
0 |
T3 |
2618 |
1576 |
0 |
0 |
T4 |
3306 |
2658 |
0 |
0 |
T5 |
7214 |
776 |
0 |
0 |
T6 |
1620 |
977 |
0 |
0 |
T7 |
12304 |
11661 |
0 |
0 |
T8 |
3074 |
2064 |
0 |
0 |
T9 |
4203 |
918 |
0 |
0 |
T10 |
32319 |
24367 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13673739 |
8531971 |
0 |
0 |
T1 |
2798 |
1760 |
0 |
0 |
T2 |
4848 |
1069 |
0 |
0 |
T3 |
2618 |
1576 |
0 |
0 |
T4 |
3306 |
2658 |
0 |
0 |
T5 |
7214 |
776 |
0 |
0 |
T6 |
1620 |
977 |
0 |
0 |
T7 |
12304 |
11661 |
0 |
0 |
T8 |
3074 |
2064 |
0 |
0 |
T9 |
4203 |
918 |
0 |
0 |
T10 |
32319 |
24367 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144661 |
7359087 |
0 |
0 |
T1 |
2462 |
1511 |
0 |
0 |
T2 |
4757 |
784 |
0 |
0 |
T3 |
2280 |
1323 |
0 |
0 |
T4 |
2852 |
2158 |
0 |
0 |
T5 |
7012 |
585 |
0 |
0 |
T6 |
1577 |
958 |
0 |
0 |
T7 |
12261 |
11642 |
0 |
0 |
T8 |
2737 |
1765 |
0 |
0 |
T9 |
4040 |
865 |
0 |
0 |
T10 |
28770 |
21854 |
0 |
0 |