Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
13269 |
0 |
0 |
T2 |
1732 |
3 |
0 |
0 |
T3 |
2425 |
0 |
0 |
0 |
T4 |
3171 |
4 |
0 |
0 |
T5 |
4412 |
4 |
0 |
0 |
T6 |
1565 |
0 |
0 |
0 |
T7 |
2709 |
4 |
0 |
0 |
T8 |
1477 |
0 |
0 |
0 |
T9 |
4691 |
4 |
0 |
0 |
T10 |
2415 |
16 |
0 |
0 |
T11 |
4100 |
4 |
0 |
0 |
T12 |
0 |
17 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
30 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
122487 |
0 |
0 |
T2 |
1732 |
27 |
0 |
0 |
T3 |
2425 |
0 |
0 |
0 |
T4 |
3171 |
38 |
0 |
0 |
T5 |
4412 |
37 |
0 |
0 |
T6 |
1565 |
0 |
0 |
0 |
T7 |
2709 |
37 |
0 |
0 |
T8 |
1477 |
0 |
0 |
0 |
T9 |
4691 |
38 |
0 |
0 |
T10 |
2415 |
144 |
0 |
0 |
T11 |
4100 |
38 |
0 |
0 |
T12 |
0 |
153 |
0 |
0 |
T22 |
0 |
37 |
0 |
0 |
T23 |
0 |
271 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7136808 |
0 |
0 |
T1 |
2513 |
730 |
0 |
0 |
T2 |
1732 |
1095 |
0 |
0 |
T3 |
2425 |
799 |
0 |
0 |
T4 |
3171 |
2229 |
0 |
0 |
T5 |
4412 |
3461 |
0 |
0 |
T6 |
1565 |
988 |
0 |
0 |
T7 |
2709 |
1791 |
0 |
0 |
T8 |
1477 |
830 |
0 |
0 |
T9 |
4691 |
3707 |
0 |
0 |
T10 |
2415 |
1619 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
195079 |
0 |
0 |
T2 |
1732 |
40 |
0 |
0 |
T3 |
2425 |
0 |
0 |
0 |
T4 |
3171 |
70 |
0 |
0 |
T5 |
4412 |
72 |
0 |
0 |
T6 |
1565 |
0 |
0 |
0 |
T7 |
2709 |
43 |
0 |
0 |
T8 |
1477 |
0 |
0 |
0 |
T9 |
4691 |
59 |
0 |
0 |
T10 |
2415 |
224 |
0 |
0 |
T11 |
4100 |
52 |
0 |
0 |
T12 |
0 |
229 |
0 |
0 |
T22 |
0 |
56 |
0 |
0 |
T23 |
0 |
473 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
13269 |
0 |
0 |
T2 |
1732 |
3 |
0 |
0 |
T3 |
2425 |
0 |
0 |
0 |
T4 |
3171 |
4 |
0 |
0 |
T5 |
4412 |
4 |
0 |
0 |
T6 |
1565 |
0 |
0 |
0 |
T7 |
2709 |
4 |
0 |
0 |
T8 |
1477 |
0 |
0 |
0 |
T9 |
4691 |
4 |
0 |
0 |
T10 |
2415 |
16 |
0 |
0 |
T11 |
4100 |
4 |
0 |
0 |
T12 |
0 |
17 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
30 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
122487 |
0 |
0 |
T2 |
1732 |
27 |
0 |
0 |
T3 |
2425 |
0 |
0 |
0 |
T4 |
3171 |
38 |
0 |
0 |
T5 |
4412 |
37 |
0 |
0 |
T6 |
1565 |
0 |
0 |
0 |
T7 |
2709 |
37 |
0 |
0 |
T8 |
1477 |
0 |
0 |
0 |
T9 |
4691 |
38 |
0 |
0 |
T10 |
2415 |
144 |
0 |
0 |
T11 |
4100 |
38 |
0 |
0 |
T12 |
0 |
153 |
0 |
0 |
T22 |
0 |
37 |
0 |
0 |
T23 |
0 |
271 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7136808 |
0 |
0 |
T1 |
2513 |
730 |
0 |
0 |
T2 |
1732 |
1095 |
0 |
0 |
T3 |
2425 |
799 |
0 |
0 |
T4 |
3171 |
2229 |
0 |
0 |
T5 |
4412 |
3461 |
0 |
0 |
T6 |
1565 |
988 |
0 |
0 |
T7 |
2709 |
1791 |
0 |
0 |
T8 |
1477 |
830 |
0 |
0 |
T9 |
4691 |
3707 |
0 |
0 |
T10 |
2415 |
1619 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
195079 |
0 |
0 |
T2 |
1732 |
40 |
0 |
0 |
T3 |
2425 |
0 |
0 |
0 |
T4 |
3171 |
70 |
0 |
0 |
T5 |
4412 |
72 |
0 |
0 |
T6 |
1565 |
0 |
0 |
0 |
T7 |
2709 |
43 |
0 |
0 |
T8 |
1477 |
0 |
0 |
0 |
T9 |
4691 |
59 |
0 |
0 |
T10 |
2415 |
224 |
0 |
0 |
T11 |
4100 |
52 |
0 |
0 |
T12 |
0 |
229 |
0 |
0 |
T22 |
0 |
56 |
0 |
0 |
T23 |
0 |
473 |
0 |
0 |