Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16665 |
16665 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398436649 |
235268434 |
0 |
0 |
T1 |
83020 |
23961 |
0 |
0 |
T2 |
57379 |
36061 |
0 |
0 |
T3 |
80187 |
26309 |
0 |
0 |
T4 |
104982 |
73777 |
0 |
0 |
T5 |
145934 |
114532 |
0 |
0 |
T6 |
51736 |
32491 |
0 |
0 |
T7 |
89783 |
58578 |
0 |
0 |
T8 |
48758 |
27277 |
0 |
0 |
T9 |
154990 |
122197 |
0 |
0 |
T10 |
80798 |
53784 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398436649 |
235268434 |
0 |
0 |
T1 |
83020 |
23961 |
0 |
0 |
T2 |
57379 |
36061 |
0 |
0 |
T3 |
80187 |
26309 |
0 |
0 |
T4 |
104982 |
73777 |
0 |
0 |
T5 |
145934 |
114532 |
0 |
0 |
T6 |
51736 |
32491 |
0 |
0 |
T7 |
89783 |
58578 |
0 |
0 |
T8 |
48758 |
27277 |
0 |
0 |
T9 |
154990 |
122197 |
0 |
0 |
T10 |
80798 |
53784 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13518665 |
8223090 |
0 |
0 |
T1 |
2604 |
825 |
0 |
0 |
T2 |
1955 |
1309 |
0 |
0 |
T3 |
2587 |
997 |
0 |
0 |
T4 |
3510 |
2481 |
0 |
0 |
T5 |
4750 |
3716 |
0 |
0 |
T6 |
1656 |
1003 |
0 |
0 |
T7 |
3095 |
2066 |
0 |
0 |
T8 |
1494 |
845 |
0 |
0 |
T9 |
4878 |
3893 |
0 |
0 |
T10 |
3518 |
2872 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13518665 |
8223090 |
0 |
0 |
T1 |
2604 |
825 |
0 |
0 |
T2 |
1955 |
1309 |
0 |
0 |
T3 |
2587 |
997 |
0 |
0 |
T4 |
3510 |
2481 |
0 |
0 |
T5 |
4750 |
3716 |
0 |
0 |
T6 |
1656 |
1003 |
0 |
0 |
T7 |
3095 |
2066 |
0 |
0 |
T8 |
1494 |
845 |
0 |
0 |
T9 |
4878 |
3893 |
0 |
0 |
T10 |
3518 |
2872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T7
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12028687 |
7095167 |
0 |
0 |
T1 |
2513 |
723 |
0 |
0 |
T2 |
1732 |
1086 |
0 |
0 |
T3 |
2425 |
791 |
0 |
0 |
T4 |
3171 |
2228 |
0 |
0 |
T5 |
4412 |
3463 |
0 |
0 |
T6 |
1565 |
984 |
0 |
0 |
T7 |
2709 |
1766 |
0 |
0 |
T8 |
1477 |
826 |
0 |
0 |
T9 |
4691 |
3697 |
0 |
0 |
T10 |
2415 |
1591 |
0 |
0 |