| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_por |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_por_io |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_por_io_div2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_por_io_div4 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_por_usb |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_lc |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_d0_lc |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_lc_shadowed |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_d0_lc_shadowed |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_lc_aon |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_lc_io |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_d0_lc_io |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_lc_io_div2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_d0_lc_io_div2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_lc_usb |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_d0_lc_usb |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_d0_sys |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_daon_sys_io_div4 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_spi_device |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_spi_host0 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_spi_host1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_usb |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | 100.00 | 100.00 | u_d0_usb_aon |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_i2c0 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_i2c1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_i2c2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 |
| Total Bits | 20 | 20 | 100.00 |
| Total Bits 0->1 | 10 | 10 | 100.00 |
| Total Bits 1->0 | 10 | 10 | 100.00 |
| Ports | 10 | 10 | 100.00 |
| Port Bits | 20 | 20 | 100.00 |
| Port Bits 0->1 | 10 | 10 | 100.00 |
| Port Bits 1->0 | 10 | 10 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Yes | Yes | T14,T27,T28 | Yes | T14,T27,T28 | INPUT |
| sw_rst_req_clr_o | Yes | Yes | T14,T27,T28 | Yes | T14,T27,T28 | OUTPUT |
| err_o | Yes | Yes | T6,T15,T14 | Yes | T6,T15,T14 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T27,T28,T29 | Yes | T27,T28,T29 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T28,T45,T30 | Yes | T28,T45,T30 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T27,T29,T45 | Yes | T27,T29,T45 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T14,T27,T29 | Yes | T14,T27,T29 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T14,T45,T30 | Yes | T14,T45,T30 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T43,T29,T30 | Yes | T43,T29,T30 | OUTPUT |
| err_o | Yes | Yes | T6,T15,T14 | Yes | T6,T15,T14 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T27,T43,T28 | Yes | T27,T43,T28 | OUTPUT |
| err_o | Yes | Yes | T6,T15,T14 | Yes | T6,T15,T14 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T14,T28,T30 | Yes | T14,T28,T30 | OUTPUT |
| err_o | Yes | Yes | T6,T15,T14 | Yes | T6,T15,T14 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 17 | 17 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 8 | 8 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 17 | 17 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 8 | 8 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | |||
| sw_rst_req_clr_o | Yes | Yes | T27,T43,T28 | Yes | T27,T43,T28 | OUTPUT | |
| err_o | Yes | Excluded | T6,T15,T14 | Yes | T6,T15,T14 | OUTPUT | 1->0:VC_COV_UNR |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T28,T45,T31 | Yes | T28,T45,T31 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T14,T43,T31 | Yes | T14,T43,T31 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T14,T43,T28 | Yes | T14,T43,T28 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T27,T43,T28 | Yes | T27,T43,T28 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T14,T27,T29 | Yes | T14,T27,T29 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T27,T30,T31 | Yes | T27,T30,T31 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T28,T29,T31 | Yes | T28,T29,T31 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 |
| Total Bits | 18 | 18 | 100.00 |
| Total Bits 0->1 | 9 | 9 | 100.00 |
| Total Bits 1->0 | 9 | 9 | 100.00 |
| Ports | 9 | 9 | 100.00 |
| Port Bits | 18 | 18 | 100.00 |
| Port Bits 0->1 | 9 | 9 | 100.00 |
| Port Bits 1->0 | 9 | 9 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T27,T43,T29 | Yes | T27,T43,T29 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 |
| Total Bits | 20 | 20 | 100.00 |
| Total Bits 0->1 | 10 | 10 | 100.00 |
| Total Bits 1->0 | 10 | 10 | 100.00 |
| Ports | 10 | 10 | 100.00 |
| Port Bits | 20 | 20 | 100.00 |
| Port Bits 0->1 | 10 | 10 | 100.00 |
| Port Bits 1->0 | 10 | 10 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Yes | Yes | T3,T7,T12 | Yes | T3,T7,T12 | INPUT |
| sw_rst_req_clr_o | Yes | Yes | T3,T7,T12 | Yes | T3,T7,T12 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 |
| Total Bits | 20 | 20 | 100.00 |
| Total Bits 0->1 | 10 | 10 | 100.00 |
| Total Bits 1->0 | 10 | 10 | 100.00 |
| Ports | 10 | 10 | 100.00 |
| Port Bits | 20 | 20 | 100.00 |
| Port Bits 0->1 | 10 | 10 | 100.00 |
| Port Bits 1->0 | 10 | 10 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Yes | Yes | T7,T10,T12 | Yes | T7,T10,T12 | INPUT |
| sw_rst_req_clr_o | Yes | Yes | T7,T10,T12 | Yes | T7,T10,T12 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 |
| Total Bits | 20 | 20 | 100.00 |
| Total Bits 0->1 | 10 | 10 | 100.00 |
| Total Bits 1->0 | 10 | 10 | 100.00 |
| Ports | 10 | 10 | 100.00 |
| Port Bits | 20 | 20 | 100.00 |
| Port Bits 0->1 | 10 | 10 | 100.00 |
| Port Bits 1->0 | 10 | 10 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Yes | Yes | T7,T12,T67 | Yes | T7,T12,T67 | INPUT |
| sw_rst_req_clr_o | Yes | Yes | T7,T12,T67 | Yes | T7,T12,T67 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 |
| Total Bits | 20 | 20 | 100.00 |
| Total Bits 0->1 | 10 | 10 | 100.00 |
| Total Bits 1->0 | 10 | 10 | 100.00 |
| Ports | 10 | 10 | 100.00 |
| Port Bits | 20 | 20 | 100.00 |
| Port Bits 0->1 | 10 | 10 | 100.00 |
| Port Bits 1->0 | 10 | 10 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Yes | Yes | T1,T7,T12 | Yes | T1,T7,T12 | INPUT |
| sw_rst_req_clr_o | Yes | Yes | T1,T7,T12 | Yes | T1,T7,T12 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 |
| Total Bits | 20 | 20 | 100.00 |
| Total Bits 0->1 | 10 | 10 | 100.00 |
| Total Bits 1->0 | 10 | 10 | 100.00 |
| Ports | 10 | 10 | 100.00 |
| Port Bits | 20 | 20 | 100.00 |
| Port Bits 0->1 | 10 | 10 | 100.00 |
| Port Bits 1->0 | 10 | 10 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Yes | Yes | T7,T12,T14 | Yes | T7,T12,T14 | INPUT |
| sw_rst_req_clr_o | Yes | Yes | T7,T12,T14 | Yes | T7,T12,T14 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 |
| Total Bits | 20 | 20 | 100.00 |
| Total Bits 0->1 | 10 | 10 | 100.00 |
| Total Bits 1->0 | 10 | 10 | 100.00 |
| Ports | 10 | 10 | 100.00 |
| Port Bits | 20 | 20 | 100.00 |
| Port Bits 0->1 | 10 | 10 | 100.00 |
| Port Bits 1->0 | 10 | 10 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Yes | Yes | T7,T10,T12 | Yes | T7,T10,T12 | INPUT |
| sw_rst_req_clr_o | Yes | Yes | T7,T10,T12 | Yes | T7,T10,T12 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 |
| Total Bits | 20 | 20 | 100.00 |
| Total Bits 0->1 | 10 | 10 | 100.00 |
| Total Bits 1->0 | 10 | 10 | 100.00 |
| Ports | 10 | 10 | 100.00 |
| Port Bits | 20 | 20 | 100.00 |
| Port Bits 0->1 | 10 | 10 | 100.00 |
| Port Bits 1->0 | 10 | 10 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Yes | Yes | T1,T7,T12 | Yes | T1,T7,T12 | INPUT |
| sw_rst_req_clr_o | Yes | Yes | T1,T7,T12 | Yes | T1,T7,T12 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 |
| Total Bits | 20 | 20 | 100.00 |
| Total Bits 0->1 | 10 | 10 | 100.00 |
| Total Bits 1->0 | 10 | 10 | 100.00 |
| Ports | 10 | 10 | 100.00 |
| Port Bits | 20 | 20 | 100.00 |
| Port Bits 0->1 | 10 | 10 | 100.00 |
| Port Bits 1->0 | 10 | 10 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sw_rst_req_i | Yes | Yes | T7,T12,T14 | Yes | T7,T12,T14 | INPUT |
| sw_rst_req_clr_o | Yes | Yes | T7,T12,T14 | Yes | T7,T12,T14 | OUTPUT |
| err_o | Yes | Yes | T14,T27,T43 | Yes | T14,T27,T43 | OUTPUT |
| fsm_err_o | Yes | Yes | T44,T76,T60 | Yes | T44,T76,T60 | OUTPUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |