Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16665 |
16665 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405367070 |
240516852 |
0 |
0 |
T1 |
171331 |
138869 |
0 |
0 |
T2 |
168308 |
22613 |
0 |
0 |
T3 |
171754 |
142153 |
0 |
0 |
T4 |
110359 |
77336 |
0 |
0 |
T5 |
219243 |
200395 |
0 |
0 |
T6 |
180240 |
17711 |
0 |
0 |
T7 |
54814 |
35032 |
0 |
0 |
T8 |
982499 |
679445 |
0 |
0 |
T9 |
144653 |
112057 |
0 |
0 |
T10 |
62889 |
25783 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405367070 |
240516852 |
0 |
0 |
T1 |
171331 |
138869 |
0 |
0 |
T2 |
168308 |
22613 |
0 |
0 |
T3 |
171754 |
142153 |
0 |
0 |
T4 |
110359 |
77336 |
0 |
0 |
T5 |
219243 |
200395 |
0 |
0 |
T6 |
180240 |
17711 |
0 |
0 |
T7 |
54814 |
35032 |
0 |
0 |
T8 |
982499 |
679445 |
0 |
0 |
T9 |
144653 |
112057 |
0 |
0 |
T10 |
62889 |
25783 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13736990 |
8409716 |
0 |
0 |
T1 |
5379 |
4405 |
0 |
0 |
T2 |
5140 |
853 |
0 |
0 |
T3 |
6410 |
5769 |
0 |
0 |
T4 |
3575 |
2584 |
0 |
0 |
T5 |
6731 |
6091 |
0 |
0 |
T6 |
5808 |
687 |
0 |
0 |
T7 |
1726 |
1080 |
0 |
0 |
T8 |
35107 |
24085 |
0 |
0 |
T9 |
4525 |
3545 |
0 |
0 |
T10 |
1993 |
919 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13736990 |
8409716 |
0 |
0 |
T1 |
5379 |
4405 |
0 |
0 |
T2 |
5140 |
853 |
0 |
0 |
T3 |
6410 |
5769 |
0 |
0 |
T4 |
3575 |
2584 |
0 |
0 |
T5 |
6731 |
6091 |
0 |
0 |
T6 |
5808 |
687 |
0 |
0 |
T7 |
1726 |
1080 |
0 |
0 |
T8 |
35107 |
24085 |
0 |
0 |
T9 |
4525 |
3545 |
0 |
0 |
T10 |
1993 |
919 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T8
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12238440 |
7253348 |
0 |
0 |
T1 |
5186 |
4202 |
0 |
0 |
T2 |
5099 |
680 |
0 |
0 |
T3 |
5167 |
4262 |
0 |
0 |
T4 |
3337 |
2336 |
0 |
0 |
T5 |
6641 |
6072 |
0 |
0 |
T6 |
5451 |
532 |
0 |
0 |
T7 |
1659 |
1061 |
0 |
0 |
T8 |
29606 |
20480 |
0 |
0 |
T9 |
4379 |
3391 |
0 |
0 |
T10 |
1903 |
777 |
0 |
0 |