Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16665 |
16665 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363881485 |
214480803 |
0 |
0 |
T1 |
194262 |
163255 |
0 |
0 |
T2 |
116505 |
30894 |
0 |
0 |
T3 |
128331 |
99975 |
0 |
0 |
T4 |
133342 |
101907 |
0 |
0 |
T5 |
560246 |
240168 |
0 |
0 |
T6 |
208096 |
19826 |
0 |
0 |
T7 |
262186 |
242107 |
0 |
0 |
T8 |
290681 |
269431 |
0 |
0 |
T9 |
156756 |
26735 |
0 |
0 |
T10 |
91844 |
59896 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363881485 |
214480803 |
0 |
0 |
T1 |
194262 |
163255 |
0 |
0 |
T2 |
116505 |
30894 |
0 |
0 |
T3 |
128331 |
99975 |
0 |
0 |
T4 |
133342 |
101907 |
0 |
0 |
T5 |
560246 |
240168 |
0 |
0 |
T6 |
208096 |
19826 |
0 |
0 |
T7 |
262186 |
242107 |
0 |
0 |
T8 |
290681 |
269431 |
0 |
0 |
T9 |
156756 |
26735 |
0 |
0 |
T10 |
91844 |
59896 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12330029 |
7507555 |
0 |
0 |
T1 |
6262 |
5239 |
0 |
0 |
T2 |
3641 |
1166 |
0 |
0 |
T3 |
4875 |
4231 |
0 |
0 |
T4 |
4414 |
3379 |
0 |
0 |
T5 |
21590 |
10280 |
0 |
0 |
T6 |
7200 |
786 |
0 |
0 |
T7 |
8010 |
7355 |
0 |
0 |
T8 |
8825 |
8183 |
0 |
0 |
T9 |
4884 |
1103 |
0 |
0 |
T10 |
3108 |
2104 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12330029 |
7507555 |
0 |
0 |
T1 |
6262 |
5239 |
0 |
0 |
T2 |
3641 |
1166 |
0 |
0 |
T3 |
4875 |
4231 |
0 |
0 |
T4 |
4414 |
3379 |
0 |
0 |
T5 |
21590 |
10280 |
0 |
0 |
T6 |
7200 |
786 |
0 |
0 |
T7 |
8010 |
7355 |
0 |
0 |
T8 |
8825 |
8183 |
0 |
0 |
T9 |
4884 |
1103 |
0 |
0 |
T10 |
3108 |
2104 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T5
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T5
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10985983 |
6467914 |
0 |
0 |
T1 |
5875 |
4938 |
0 |
0 |
T2 |
3527 |
929 |
0 |
0 |
T3 |
3858 |
2992 |
0 |
0 |
T4 |
4029 |
3079 |
0 |
0 |
T5 |
16833 |
7184 |
0 |
0 |
T6 |
6278 |
595 |
0 |
0 |
T7 |
7943 |
7336 |
0 |
0 |
T8 |
8808 |
8164 |
0 |
0 |
T9 |
4746 |
801 |
0 |
0 |
T10 |
2773 |
1806 |
0 |
0 |