Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
30439093 |
30270762 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30439093 |
30270762 |
0 |
0 |
T1 |
17491 |
17421 |
0 |
0 |
T2 |
20389 |
20289 |
0 |
0 |
T3 |
3612 |
3558 |
0 |
0 |
T4 |
30341 |
30284 |
0 |
0 |
T5 |
15313 |
15218 |
0 |
0 |
T13 |
7625 |
7535 |
0 |
0 |
T14 |
8735 |
8676 |
0 |
0 |
T15 |
36416 |
36335 |
0 |
0 |
T16 |
4124 |
4022 |
0 |
0 |
T17 |
18299 |
18202 |
0 |
0 |