Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
875 |
875 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30439093 |
30270762 |
0 |
0 |
| T1 |
17491 |
17421 |
0 |
0 |
| T2 |
20389 |
20289 |
0 |
0 |
| T3 |
3612 |
3558 |
0 |
0 |
| T4 |
30341 |
30284 |
0 |
0 |
| T5 |
15313 |
15218 |
0 |
0 |
| T13 |
7625 |
7535 |
0 |
0 |
| T14 |
8735 |
8676 |
0 |
0 |
| T15 |
36416 |
36335 |
0 |
0 |
| T16 |
4124 |
4022 |
0 |
0 |
| T17 |
18299 |
18202 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30439093 |
30263157 |
0 |
2625 |
| T1 |
17491 |
17418 |
0 |
3 |
| T2 |
20389 |
20286 |
0 |
3 |
| T3 |
3612 |
3555 |
0 |
3 |
| T4 |
30341 |
30281 |
0 |
3 |
| T5 |
15313 |
15215 |
0 |
3 |
| T13 |
7625 |
7532 |
0 |
3 |
| T14 |
8735 |
8673 |
0 |
3 |
| T15 |
36416 |
36332 |
0 |
3 |
| T16 |
4124 |
4004 |
0 |
3 |
| T17 |
18299 |
18199 |
0 |
3 |