Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
24482195 |
24331594 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24482195 |
24331594 |
0 |
0 |
T1 |
18448 |
18365 |
0 |
0 |
T2 |
17911 |
17768 |
0 |
0 |
T3 |
7357 |
7283 |
0 |
0 |
T4 |
18572 |
18475 |
0 |
0 |
T5 |
99189 |
99095 |
0 |
0 |
T15 |
193627 |
193529 |
0 |
0 |
T16 |
5846 |
5758 |
0 |
0 |
T17 |
12521 |
12427 |
0 |
0 |
T18 |
2047 |
1970 |
0 |
0 |
T19 |
11667 |
11579 |
0 |
0 |