Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
893 |
893 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24482195 |
24331594 |
0 |
0 |
| T1 |
18448 |
18365 |
0 |
0 |
| T2 |
17911 |
17768 |
0 |
0 |
| T3 |
7357 |
7283 |
0 |
0 |
| T4 |
18572 |
18475 |
0 |
0 |
| T5 |
99189 |
99095 |
0 |
0 |
| T15 |
193627 |
193529 |
0 |
0 |
| T16 |
5846 |
5758 |
0 |
0 |
| T17 |
12521 |
12427 |
0 |
0 |
| T18 |
2047 |
1970 |
0 |
0 |
| T19 |
11667 |
11579 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24482195 |
24324733 |
0 |
2679 |
| T1 |
18448 |
18362 |
0 |
3 |
| T2 |
17911 |
17735 |
0 |
3 |
| T3 |
7357 |
7280 |
0 |
3 |
| T4 |
18572 |
18472 |
0 |
3 |
| T5 |
99189 |
99092 |
0 |
3 |
| T15 |
193627 |
193526 |
0 |
3 |
| T16 |
5846 |
5755 |
0 |
3 |
| T17 |
12521 |
12424 |
0 |
3 |
| T18 |
2047 |
1967 |
0 |
3 |
| T19 |
11667 |
11576 |
0 |
3 |