Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
31220397 |
31049673 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31220397 |
31049673 |
0 |
0 |
T1 |
48199 |
46946 |
0 |
0 |
T2 |
14038 |
13967 |
0 |
0 |
T3 |
14061 |
13965 |
0 |
0 |
T4 |
146660 |
145999 |
0 |
0 |
T12 |
24651 |
24600 |
0 |
0 |
T13 |
7442 |
7379 |
0 |
0 |
T14 |
9604 |
9366 |
0 |
0 |
T15 |
13347 |
13270 |
0 |
0 |
T16 |
4894 |
4809 |
0 |
0 |
T17 |
2774 |
2681 |
0 |
0 |