Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
28250419 |
28090434 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28250419 |
28090434 |
0 |
0 |
T1 |
6747 |
6653 |
0 |
0 |
T2 |
305659 |
304978 |
0 |
0 |
T3 |
720 |
641 |
0 |
0 |
T4 |
3544 |
3475 |
0 |
0 |
T5 |
2274 |
2182 |
0 |
0 |
T14 |
9312 |
9130 |
0 |
0 |
T15 |
42772 |
42689 |
0 |
0 |
T16 |
5433 |
5337 |
0 |
0 |
T17 |
6655 |
6471 |
0 |
0 |
T18 |
6940 |
6824 |
0 |
0 |