Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
820 |
820 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28250419 |
28090434 |
0 |
0 |
| T1 |
6747 |
6653 |
0 |
0 |
| T2 |
305659 |
304978 |
0 |
0 |
| T3 |
720 |
641 |
0 |
0 |
| T4 |
3544 |
3475 |
0 |
0 |
| T5 |
2274 |
2182 |
0 |
0 |
| T14 |
9312 |
9130 |
0 |
0 |
| T15 |
42772 |
42689 |
0 |
0 |
| T16 |
5433 |
5337 |
0 |
0 |
| T17 |
6655 |
6471 |
0 |
0 |
| T18 |
6940 |
6824 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28250419 |
28083471 |
0 |
2460 |
| T1 |
6747 |
6650 |
0 |
3 |
| T2 |
305659 |
304951 |
0 |
3 |
| T3 |
720 |
638 |
0 |
3 |
| T4 |
3544 |
3472 |
0 |
3 |
| T5 |
2274 |
2179 |
0 |
3 |
| T14 |
9312 |
9124 |
0 |
3 |
| T15 |
42772 |
42686 |
0 |
3 |
| T16 |
5433 |
5334 |
0 |
3 |
| T17 |
6655 |
6465 |
0 |
3 |
| T18 |
6940 |
6818 |
0 |
3 |