Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
894 |
894 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
32202447 |
32043719 |
0 |
0 |
| T1 |
58575 |
58489 |
0 |
0 |
| T2 |
3750 |
3666 |
0 |
0 |
| T3 |
5661 |
5485 |
0 |
0 |
| T4 |
83043 |
82961 |
0 |
0 |
| T5 |
12004 |
11930 |
0 |
0 |
| T6 |
9488 |
9390 |
0 |
0 |
| T15 |
3563 |
3466 |
0 |
0 |
| T16 |
12311 |
12193 |
0 |
0 |
| T17 |
4579 |
4446 |
0 |
0 |
| T18 |
2145 |
2071 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
32202447 |
32036531 |
0 |
2682 |
| T1 |
58575 |
58486 |
0 |
3 |
| T2 |
3750 |
3663 |
0 |
3 |
| T3 |
5661 |
5479 |
0 |
3 |
| T4 |
83043 |
82958 |
0 |
3 |
| T5 |
12004 |
11927 |
0 |
3 |
| T6 |
9488 |
9387 |
0 |
3 |
| T15 |
3563 |
3463 |
0 |
3 |
| T16 |
12311 |
12187 |
0 |
3 |
| T17 |
4579 |
4440 |
0 |
3 |
| T18 |
2145 |
2068 |
0 |
3 |