Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
35439713 |
35263756 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35439713 |
35263756 |
0 |
0 |
T1 |
15331 |
15267 |
0 |
0 |
T2 |
81666 |
81570 |
0 |
0 |
T3 |
73777 |
73681 |
0 |
0 |
T4 |
10324 |
10193 |
0 |
0 |
T13 |
73198 |
73067 |
0 |
0 |
T14 |
8383 |
8245 |
0 |
0 |
T15 |
2263 |
2166 |
0 |
0 |
T16 |
5716 |
5657 |
0 |
0 |
T17 |
821 |
769 |
0 |
0 |
T18 |
4311 |
4226 |
0 |
0 |