Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
25123574 |
24956471 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25123574 |
24956471 |
0 |
0 |
T1 |
40373 |
40184 |
0 |
0 |
T2 |
4544 |
4462 |
0 |
0 |
T3 |
25728 |
25643 |
0 |
0 |
T4 |
70554 |
69619 |
0 |
0 |
T5 |
23698 |
16983 |
0 |
0 |
T8 |
6300 |
6166 |
0 |
0 |
T13 |
7726 |
7619 |
0 |
0 |
T14 |
13483 |
13403 |
0 |
0 |
T15 |
11096 |
10944 |
0 |
0 |
T16 |
10796 |
10731 |
0 |
0 |