Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26822440 |
179802 |
0 |
0 |
| T1 |
22903 |
378 |
0 |
0 |
| T2 |
5889 |
16 |
0 |
0 |
| T3 |
4653 |
124 |
0 |
0 |
| T12 |
7949 |
84 |
0 |
0 |
| T13 |
7998 |
2 |
0 |
0 |
| T14 |
129655 |
2727 |
0 |
0 |
| T15 |
1510 |
0 |
0 |
0 |
| T16 |
6747 |
48 |
0 |
0 |
| T17 |
11378 |
2 |
0 |
0 |
| T18 |
135720 |
540 |
0 |
0 |
| T32 |
0 |
1189 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26822440 |
179790 |
0 |
0 |
| T1 |
22903 |
378 |
0 |
0 |
| T2 |
5889 |
16 |
0 |
0 |
| T3 |
4653 |
124 |
0 |
0 |
| T12 |
7949 |
84 |
0 |
0 |
| T13 |
7998 |
2 |
0 |
0 |
| T14 |
129655 |
2727 |
0 |
0 |
| T15 |
1510 |
0 |
0 |
0 |
| T16 |
6747 |
48 |
0 |
0 |
| T17 |
11378 |
2 |
0 |
0 |
| T18 |
135720 |
540 |
0 |
0 |
| T32 |
0 |
1189 |
0 |
0 |