Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
26822440 |
26658197 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26822440 |
26658197 |
0 |
0 |
T1 |
22903 |
22132 |
0 |
0 |
T2 |
5889 |
5762 |
0 |
0 |
T3 |
4653 |
4498 |
0 |
0 |
T12 |
7949 |
7852 |
0 |
0 |
T13 |
7998 |
7856 |
0 |
0 |
T14 |
129655 |
129563 |
0 |
0 |
T15 |
1510 |
1411 |
0 |
0 |
T16 |
6747 |
6669 |
0 |
0 |
T17 |
11378 |
11324 |
0 |
0 |
T18 |
135720 |
135642 |
0 |
0 |