Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
891 |
891 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26822440 |
26658197 |
0 |
0 |
| T1 |
22903 |
22132 |
0 |
0 |
| T2 |
5889 |
5762 |
0 |
0 |
| T3 |
4653 |
4498 |
0 |
0 |
| T12 |
7949 |
7852 |
0 |
0 |
| T13 |
7998 |
7856 |
0 |
0 |
| T14 |
129655 |
129563 |
0 |
0 |
| T15 |
1510 |
1411 |
0 |
0 |
| T16 |
6747 |
6669 |
0 |
0 |
| T17 |
11378 |
11324 |
0 |
0 |
| T18 |
135720 |
135642 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26822440 |
26650790 |
0 |
2673 |
| T1 |
22903 |
22102 |
0 |
3 |
| T2 |
5889 |
5756 |
0 |
3 |
| T3 |
4653 |
4492 |
0 |
3 |
| T12 |
7949 |
7849 |
0 |
3 |
| T13 |
7998 |
7850 |
0 |
3 |
| T14 |
129655 |
129560 |
0 |
3 |
| T15 |
1510 |
1408 |
0 |
3 |
| T16 |
6747 |
6651 |
0 |
3 |
| T17 |
11378 |
11321 |
0 |
3 |
| T18 |
135720 |
135639 |
0 |
3 |