Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
27176463 |
27002882 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27176463 |
27002882 |
0 |
0 |
T1 |
9661 |
9563 |
0 |
0 |
T2 |
22609 |
22446 |
0 |
0 |
T3 |
19747 |
19691 |
0 |
0 |
T4 |
25471 |
25331 |
0 |
0 |
T13 |
6262 |
6166 |
0 |
0 |
T14 |
6724 |
6630 |
0 |
0 |
T15 |
7113 |
7046 |
0 |
0 |
T16 |
15102 |
15046 |
0 |
0 |
T17 |
1593 |
1498 |
0 |
0 |
T18 |
10330 |
10202 |
0 |
0 |