Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
892 |
892 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27176463 |
27002882 |
0 |
0 |
| T1 |
9661 |
9563 |
0 |
0 |
| T2 |
22609 |
22446 |
0 |
0 |
| T3 |
19747 |
19691 |
0 |
0 |
| T4 |
25471 |
25331 |
0 |
0 |
| T13 |
6262 |
6166 |
0 |
0 |
| T14 |
6724 |
6630 |
0 |
0 |
| T15 |
7113 |
7046 |
0 |
0 |
| T16 |
15102 |
15046 |
0 |
0 |
| T17 |
1593 |
1498 |
0 |
0 |
| T18 |
10330 |
10202 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27176463 |
26995091 |
0 |
2676 |
| T1 |
9661 |
9560 |
0 |
3 |
| T2 |
22609 |
22440 |
0 |
3 |
| T3 |
19747 |
19688 |
0 |
3 |
| T4 |
25471 |
25325 |
0 |
3 |
| T13 |
6262 |
6163 |
0 |
3 |
| T14 |
6724 |
6627 |
0 |
3 |
| T15 |
7113 |
7043 |
0 |
3 |
| T16 |
15102 |
15043 |
0 |
3 |
| T17 |
1593 |
1495 |
0 |
3 |
| T18 |
10330 |
10196 |
0 |
3 |