Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
29814229 |
29649299 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29814229 |
29649299 |
0 |
0 |
T1 |
2506 |
2455 |
0 |
0 |
T2 |
9320 |
9174 |
0 |
0 |
T3 |
7172 |
7077 |
0 |
0 |
T4 |
3843 |
3773 |
0 |
0 |
T13 |
33011 |
32235 |
0 |
0 |
T14 |
128483 |
128425 |
0 |
0 |
T15 |
46735 |
46220 |
0 |
0 |
T16 |
97104 |
97023 |
0 |
0 |
T17 |
81088 |
81025 |
0 |
0 |
T18 |
1521 |
1448 |
0 |
0 |