Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
895 |
895 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
29814229 |
29649299 |
0 |
0 |
| T1 |
2506 |
2455 |
0 |
0 |
| T2 |
9320 |
9174 |
0 |
0 |
| T3 |
7172 |
7077 |
0 |
0 |
| T4 |
3843 |
3773 |
0 |
0 |
| T13 |
33011 |
32235 |
0 |
0 |
| T14 |
128483 |
128425 |
0 |
0 |
| T15 |
46735 |
46220 |
0 |
0 |
| T16 |
97104 |
97023 |
0 |
0 |
| T17 |
81088 |
81025 |
0 |
0 |
| T18 |
1521 |
1448 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
29814229 |
29641886 |
0 |
2685 |
| T1 |
2506 |
2452 |
0 |
3 |
| T2 |
9320 |
9168 |
0 |
3 |
| T3 |
7172 |
7074 |
0 |
3 |
| T4 |
3843 |
3770 |
0 |
3 |
| T13 |
33011 |
32205 |
0 |
3 |
| T14 |
128483 |
128422 |
0 |
3 |
| T15 |
46735 |
46199 |
0 |
3 |
| T16 |
97104 |
97020 |
0 |
3 |
| T17 |
81088 |
81022 |
0 |
3 |
| T18 |
1521 |
1445 |
0 |
3 |