Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
28024538 |
27863653 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28024538 |
27863653 |
0 |
0 |
T1 |
7037 |
6955 |
0 |
0 |
T2 |
52769 |
52626 |
0 |
0 |
T3 |
3074 |
2981 |
0 |
0 |
T4 |
84700 |
84637 |
0 |
0 |
T8 |
5667 |
5510 |
0 |
0 |
T14 |
2319 |
2221 |
0 |
0 |
T15 |
4935 |
4853 |
0 |
0 |
T16 |
13453 |
13359 |
0 |
0 |
T17 |
5381 |
5326 |
0 |
0 |
T18 |
21920 |
21821 |
0 |
0 |