Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
891 |
891 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28024538 |
27863653 |
0 |
0 |
| T1 |
7037 |
6955 |
0 |
0 |
| T2 |
52769 |
52626 |
0 |
0 |
| T3 |
3074 |
2981 |
0 |
0 |
| T4 |
84700 |
84637 |
0 |
0 |
| T8 |
5667 |
5510 |
0 |
0 |
| T14 |
2319 |
2221 |
0 |
0 |
| T15 |
4935 |
4853 |
0 |
0 |
| T16 |
13453 |
13359 |
0 |
0 |
| T17 |
5381 |
5326 |
0 |
0 |
| T18 |
21920 |
21821 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28024538 |
27856417 |
0 |
2673 |
| T1 |
7037 |
6952 |
0 |
3 |
| T2 |
52769 |
52620 |
0 |
3 |
| T3 |
3074 |
2978 |
0 |
3 |
| T4 |
84700 |
84634 |
0 |
3 |
| T8 |
5667 |
5504 |
0 |
3 |
| T14 |
2319 |
2218 |
0 |
3 |
| T15 |
4935 |
4850 |
0 |
3 |
| T16 |
13453 |
13356 |
0 |
3 |
| T17 |
5381 |
5323 |
0 |
3 |
| T18 |
21920 |
21818 |
0 |
3 |