Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
26643236 |
26480399 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26643236 |
26480399 |
0 |
0 |
T1 |
5787 |
5716 |
0 |
0 |
T2 |
15068 |
15009 |
0 |
0 |
T3 |
6617 |
6535 |
0 |
0 |
T4 |
3880 |
3799 |
0 |
0 |
T5 |
3810 |
3737 |
0 |
0 |
T12 |
1825 |
1739 |
0 |
0 |
T16 |
30642 |
30533 |
0 |
0 |
T17 |
2822 |
2762 |
0 |
0 |
T18 |
6366 |
6267 |
0 |
0 |
T19 |
2255 |
2185 |
0 |
0 |