Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
887 |
887 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26643236 |
26480399 |
0 |
0 |
| T1 |
5787 |
5716 |
0 |
0 |
| T2 |
15068 |
15009 |
0 |
0 |
| T3 |
6617 |
6535 |
0 |
0 |
| T4 |
3880 |
3799 |
0 |
0 |
| T5 |
3810 |
3737 |
0 |
0 |
| T12 |
1825 |
1739 |
0 |
0 |
| T16 |
30642 |
30533 |
0 |
0 |
| T17 |
2822 |
2762 |
0 |
0 |
| T18 |
6366 |
6267 |
0 |
0 |
| T19 |
2255 |
2185 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26643236 |
26473073 |
0 |
2661 |
| T1 |
5787 |
5713 |
0 |
3 |
| T2 |
15068 |
15006 |
0 |
3 |
| T3 |
6617 |
6517 |
0 |
3 |
| T4 |
3880 |
3796 |
0 |
3 |
| T5 |
3810 |
3734 |
0 |
3 |
| T12 |
1825 |
1736 |
0 |
3 |
| T16 |
30642 |
30527 |
0 |
3 |
| T17 |
2822 |
2759 |
0 |
3 |
| T18 |
6366 |
6264 |
0 |
3 |
| T19 |
2255 |
2182 |
0 |
3 |