Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
23925042 |
23759552 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23925042 |
23759552 |
0 |
0 |
T1 |
12012 |
11912 |
0 |
0 |
T2 |
2942 |
2803 |
0 |
0 |
T3 |
1479 |
1408 |
0 |
0 |
T4 |
69769 |
69655 |
0 |
0 |
T5 |
6667 |
6569 |
0 |
0 |
T9 |
4160 |
4021 |
0 |
0 |
T15 |
12632 |
12476 |
0 |
0 |
T16 |
2725 |
2666 |
0 |
0 |
T17 |
2903 |
2837 |
0 |
0 |
T18 |
5732 |
5654 |
0 |
0 |