Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
888 |
888 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23925042 |
23759552 |
0 |
0 |
| T1 |
12012 |
11912 |
0 |
0 |
| T2 |
2942 |
2803 |
0 |
0 |
| T3 |
1479 |
1408 |
0 |
0 |
| T4 |
69769 |
69655 |
0 |
0 |
| T5 |
6667 |
6569 |
0 |
0 |
| T9 |
4160 |
4021 |
0 |
0 |
| T15 |
12632 |
12476 |
0 |
0 |
| T16 |
2725 |
2666 |
0 |
0 |
| T17 |
2903 |
2837 |
0 |
0 |
| T18 |
5732 |
5654 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23925042 |
23752223 |
0 |
2664 |
| T1 |
12012 |
11909 |
0 |
3 |
| T2 |
2942 |
2797 |
0 |
3 |
| T3 |
1479 |
1405 |
0 |
3 |
| T4 |
69769 |
69649 |
0 |
3 |
| T5 |
6667 |
6566 |
0 |
3 |
| T9 |
4160 |
4015 |
0 |
3 |
| T15 |
12632 |
12470 |
0 |
3 |
| T16 |
2725 |
2663 |
0 |
3 |
| T17 |
2903 |
2834 |
0 |
3 |
| T18 |
5732 |
5651 |
0 |
3 |