Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
28402301 |
28237969 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28402301 |
28237969 |
0 |
0 |
T1 |
24777 |
24707 |
0 |
0 |
T2 |
13532 |
13401 |
0 |
0 |
T3 |
12979 |
12890 |
0 |
0 |
T4 |
12390 |
12301 |
0 |
0 |
T5 |
75243 |
75191 |
0 |
0 |
T6 |
155395 |
154531 |
0 |
0 |
T15 |
195450 |
194272 |
0 |
0 |
T16 |
13207 |
13142 |
0 |
0 |
T17 |
9878 |
9724 |
0 |
0 |
T18 |
34155 |
34055 |
0 |
0 |