Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
889 |
889 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28402301 |
28237969 |
0 |
0 |
| T1 |
24777 |
24707 |
0 |
0 |
| T2 |
13532 |
13401 |
0 |
0 |
| T3 |
12979 |
12890 |
0 |
0 |
| T4 |
12390 |
12301 |
0 |
0 |
| T5 |
75243 |
75191 |
0 |
0 |
| T6 |
155395 |
154531 |
0 |
0 |
| T15 |
195450 |
194272 |
0 |
0 |
| T16 |
13207 |
13142 |
0 |
0 |
| T17 |
9878 |
9724 |
0 |
0 |
| T18 |
34155 |
34055 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28402301 |
28230613 |
0 |
2667 |
| T1 |
24777 |
24704 |
0 |
3 |
| T2 |
13532 |
13395 |
0 |
3 |
| T3 |
12979 |
12887 |
0 |
3 |
| T4 |
12390 |
12298 |
0 |
3 |
| T5 |
75243 |
75188 |
0 |
3 |
| T6 |
155395 |
154495 |
0 |
3 |
| T15 |
195450 |
194224 |
0 |
3 |
| T16 |
13207 |
13139 |
0 |
3 |
| T17 |
9878 |
9718 |
0 |
3 |
| T18 |
34155 |
34052 |
0 |
3 |