Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
885 |
885 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28033928 |
27884921 |
0 |
0 |
| T1 |
9289 |
9144 |
0 |
0 |
| T2 |
22413 |
22261 |
0 |
0 |
| T3 |
930 |
835 |
0 |
0 |
| T4 |
18717 |
18617 |
0 |
0 |
| T5 |
12919 |
12833 |
0 |
0 |
| T6 |
39681 |
39584 |
0 |
0 |
| T15 |
174786 |
174711 |
0 |
0 |
| T16 |
10814 |
10685 |
0 |
0 |
| T17 |
6064 |
5896 |
0 |
0 |
| T18 |
26108 |
26008 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28033928 |
27878012 |
0 |
2655 |
| T1 |
9289 |
9138 |
0 |
3 |
| T2 |
22413 |
22255 |
0 |
3 |
| T3 |
930 |
832 |
0 |
3 |
| T4 |
18717 |
18614 |
0 |
3 |
| T5 |
12919 |
12830 |
0 |
3 |
| T6 |
39681 |
39581 |
0 |
3 |
| T15 |
174786 |
174708 |
0 |
3 |
| T16 |
10814 |
10679 |
0 |
3 |
| T17 |
6064 |
5890 |
0 |
3 |
| T18 |
26108 |
26005 |
0 |
3 |