Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
25042027 |
24885366 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25042027 |
24885366 |
0 |
0 |
T1 |
5555 |
5473 |
0 |
0 |
T2 |
2136 |
2040 |
0 |
0 |
T3 |
8084 |
8012 |
0 |
0 |
T4 |
3954 |
3891 |
0 |
0 |
T5 |
38624 |
38557 |
0 |
0 |
T6 |
13334 |
13239 |
0 |
0 |
T14 |
2391 |
2305 |
0 |
0 |
T15 |
22348 |
22261 |
0 |
0 |
T16 |
6515 |
6417 |
0 |
0 |
T17 |
3380 |
3289 |
0 |
0 |