Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal=155,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T6,T1 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T5,T6,T1 |
1 | 1 | Covered | T5,T6,T1 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T5,T6,T1 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T1 |
1 | 1 | Covered | T5,T6,T1 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T12,T13,T14 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T6,T2,T3 |
1 | - | Covered | T1,T2,T3 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T5,T6,T1 |
0 |
0 |
1 |
Covered |
T5,T6,T1 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T5,T6,T1 |
0 |
0 |
1 |
Covered |
T5,T6,T1 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
179190143 |
0 |
0 |
T1 |
155020 |
3421 |
0 |
0 |
T2 |
1262493 |
49349 |
0 |
0 |
T3 |
913100 |
33715 |
0 |
0 |
T4 |
1066579 |
44088 |
0 |
0 |
T5 |
22788 |
627 |
0 |
0 |
T6 |
1013426 |
15658 |
0 |
0 |
T7 |
441922 |
16331 |
0 |
0 |
T8 |
0 |
2908 |
0 |
0 |
T9 |
0 |
681182 |
0 |
0 |
T10 |
0 |
5696 |
0 |
0 |
T25 |
338399 |
612 |
0 |
0 |
T26 |
1263574 |
14265 |
0 |
0 |
T27 |
673992 |
16284 |
0 |
0 |
T28 |
758100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
788347300 |
779801400 |
0 |
0 |
T1 |
2375 |
475 |
0 |
0 |
T2 |
10950 |
8975 |
0 |
0 |
T3 |
11650 |
9175 |
0 |
0 |
T4 |
19275 |
17450 |
0 |
0 |
T5 |
2250 |
225 |
0 |
0 |
T6 |
2175 |
150 |
0 |
0 |
T7 |
1925 |
275 |
0 |
0 |
T25 |
2900 |
425 |
0 |
0 |
T26 |
2775 |
150 |
0 |
0 |
T27 |
2950 |
275 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
195778 |
0 |
0 |
T1 |
40440 |
7 |
0 |
0 |
T2 |
1262493 |
122 |
0 |
0 |
T3 |
913100 |
117 |
0 |
0 |
T4 |
1066579 |
235 |
0 |
0 |
T5 |
22788 |
2 |
0 |
0 |
T6 |
88124 |
2 |
0 |
0 |
T7 |
441922 |
25 |
0 |
0 |
T8 |
89376 |
38 |
0 |
0 |
T9 |
0 |
386 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
0 |
210 |
0 |
0 |
T25 |
338399 |
2 |
0 |
0 |
T26 |
1263574 |
2 |
0 |
0 |
T27 |
673992 |
2 |
0 |
0 |
T28 |
758100 |
0 |
0 |
0 |
T29 |
595374 |
0 |
0 |
0 |
T30 |
0 |
114 |
0 |
0 |
T31 |
0 |
18 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
168500 |
150800 |
0 |
0 |
T2 |
1372275 |
1370800 |
0 |
0 |
T3 |
992500 |
991200 |
0 |
0 |
T4 |
1159325 |
1157950 |
0 |
0 |
T5 |
284850 |
282450 |
0 |
0 |
T6 |
1101550 |
1024675 |
0 |
0 |
T7 |
480350 |
477925 |
0 |
0 |
T25 |
367825 |
366000 |
0 |
0 |
T26 |
1373450 |
1249175 |
0 |
0 |
T27 |
732600 |
675350 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 54 | 0 | 0 | |
ALWAYS | 60 | 5 | 4 | 80.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 7 | 7 | 100.00 |
CONT_ASSIGN | 139 | 0 | 0 | |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
|
unreachable |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
|
unreachable |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
|
unreachable |
113 |
|
unreachable |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
|
unreachable |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 6 | 46.15 |
Logical | 13 | 6 | 46.15 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T12,T13,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
60 |
3 |
2 |
66.67 |
IF |
104 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T12,T13,T14 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 54 | 0 | 0 | |
ALWAYS | 60 | 5 | 4 | 80.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 7 | 7 | 100.00 |
CONT_ASSIGN | 139 | 0 | 0 | |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
|
unreachable |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
|
unreachable |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
|
unreachable |
113 |
|
unreachable |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
|
unreachable |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 6 | 46.15 |
Logical | 13 | 6 | 46.15 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T12,T13,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
60 |
3 |
2 |
66.67 |
IF |
104 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T12,T13,T14 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Covered | T12,T14,T15 |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T12,T14,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
62484683 |
0 |
0 |
T1 |
6740 |
129 |
0 |
0 |
T2 |
54891 |
4055 |
0 |
0 |
T3 |
39700 |
1173 |
0 |
0 |
T4 |
46373 |
2003 |
0 |
0 |
T6 |
44062 |
592 |
0 |
0 |
T7 |
19214 |
497 |
0 |
0 |
T8 |
0 |
153 |
0 |
0 |
T9 |
0 |
31935 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
481 |
0 |
0 |
T27 |
29304 |
790 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
65248 |
0 |
0 |
T2 |
54891 |
8 |
0 |
0 |
T3 |
39700 |
3 |
0 |
0 |
T4 |
46373 |
9 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
33650070 |
0 |
0 |
T1 |
6740 |
157 |
0 |
0 |
T2 |
54891 |
1569 |
0 |
0 |
T3 |
39700 |
1420 |
0 |
0 |
T4 |
46373 |
3158 |
0 |
0 |
T6 |
44062 |
541 |
0 |
0 |
T7 |
19214 |
726 |
0 |
0 |
T8 |
0 |
170 |
0 |
0 |
T9 |
0 |
33498 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
491 |
0 |
0 |
T27 |
29304 |
702 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
37586 |
0 |
0 |
T2 |
54891 |
4 |
0 |
0 |
T3 |
39700 |
5 |
0 |
0 |
T4 |
46373 |
17 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
11 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
15106488 |
0 |
0 |
T1 |
6740 |
74 |
0 |
0 |
T2 |
54891 |
2824 |
0 |
0 |
T3 |
39700 |
924 |
0 |
0 |
T4 |
46373 |
2446 |
0 |
0 |
T6 |
44062 |
551 |
0 |
0 |
T7 |
19214 |
692 |
0 |
0 |
T8 |
0 |
148 |
0 |
0 |
T9 |
0 |
31967 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
441 |
0 |
0 |
T27 |
29304 |
761 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
17431 |
0 |
0 |
T2 |
54891 |
7 |
0 |
0 |
T3 |
39700 |
3 |
0 |
0 |
T4 |
46373 |
13 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T6,T1 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T5,T6,T1 |
1 | 1 | Covered | T5,T6,T1 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T6,T1 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T1 |
1 | 1 | Covered | T5,T6,T1 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T5,T6,T1 |
0 |
0 |
1 |
Covered |
T5,T6,T1 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T5,T6,T1 |
0 |
0 |
1 |
Covered |
T5,T6,T1 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11808193 |
0 |
0 |
T1 |
6740 |
299 |
0 |
0 |
T2 |
54891 |
4335 |
0 |
0 |
T3 |
39700 |
3105 |
0 |
0 |
T4 |
46373 |
1094 |
0 |
0 |
T5 |
11394 |
306 |
0 |
0 |
T6 |
44062 |
1708 |
0 |
0 |
T7 |
19214 |
1526 |
0 |
0 |
T25 |
14713 |
305 |
0 |
0 |
T26 |
54938 |
2224 |
0 |
0 |
T27 |
29304 |
1652 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
13643 |
0 |
0 |
T1 |
6740 |
1 |
0 |
0 |
T2 |
54891 |
11 |
0 |
0 |
T3 |
39700 |
11 |
0 |
0 |
T4 |
46373 |
6 |
0 |
0 |
T5 |
11394 |
1 |
0 |
0 |
T6 |
44062 |
1 |
0 |
0 |
T7 |
19214 |
2 |
0 |
0 |
T25 |
14713 |
1 |
0 |
0 |
T26 |
54938 |
1 |
0 |
0 |
T27 |
29304 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T6,T1 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T5,T6,T1 |
1 | 1 | Covered | T5,T6,T1 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T6,T1 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T1 |
1 | 1 | Covered | T5,T6,T1 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T5,T6,T1 |
0 |
0 |
1 |
Covered |
T5,T6,T1 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T5,T6,T1 |
0 |
0 |
1 |
Covered |
T5,T6,T1 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11883960 |
0 |
0 |
T1 |
6740 |
387 |
0 |
0 |
T2 |
54891 |
3642 |
0 |
0 |
T3 |
39700 |
3104 |
0 |
0 |
T4 |
46373 |
1871 |
0 |
0 |
T5 |
11394 |
321 |
0 |
0 |
T6 |
44062 |
1505 |
0 |
0 |
T7 |
19214 |
1552 |
0 |
0 |
T25 |
14713 |
307 |
0 |
0 |
T26 |
54938 |
2242 |
0 |
0 |
T27 |
29304 |
1551 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
13667 |
0 |
0 |
T1 |
6740 |
2 |
0 |
0 |
T2 |
54891 |
9 |
0 |
0 |
T3 |
39700 |
11 |
0 |
0 |
T4 |
46373 |
10 |
0 |
0 |
T5 |
11394 |
1 |
0 |
0 |
T6 |
44062 |
1 |
0 |
0 |
T7 |
19214 |
2 |
0 |
0 |
T25 |
14713 |
1 |
0 |
0 |
T26 |
54938 |
1 |
0 |
0 |
T27 |
29304 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1779436 |
0 |
0 |
T1 |
6740 |
126 |
0 |
0 |
T2 |
54891 |
4416 |
0 |
0 |
T3 |
39700 |
1924 |
0 |
0 |
T4 |
46373 |
545 |
0 |
0 |
T6 |
44062 |
624 |
0 |
0 |
T7 |
19214 |
735 |
0 |
0 |
T8 |
0 |
156 |
0 |
0 |
T9 |
0 |
31916 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
439 |
0 |
0 |
T27 |
29304 |
598 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1858 |
0 |
0 |
T2 |
54891 |
11 |
0 |
0 |
T3 |
39700 |
7 |
0 |
0 |
T4 |
46373 |
3 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1648873 |
0 |
0 |
T1 |
6740 |
39 |
0 |
0 |
T2 |
54891 |
2820 |
0 |
0 |
T3 |
39700 |
1421 |
0 |
0 |
T4 |
46373 |
3584 |
0 |
0 |
T6 |
44062 |
468 |
0 |
0 |
T7 |
19214 |
552 |
0 |
0 |
T8 |
0 |
146 |
0 |
0 |
T9 |
0 |
33403 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
453 |
0 |
0 |
T27 |
29304 |
623 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1740 |
0 |
0 |
T2 |
54891 |
7 |
0 |
0 |
T3 |
39700 |
5 |
0 |
0 |
T4 |
46373 |
19 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1646203 |
0 |
0 |
T1 |
6740 |
194 |
0 |
0 |
T2 |
54891 |
1582 |
0 |
0 |
T3 |
39700 |
1617 |
0 |
0 |
T4 |
46373 |
1123 |
0 |
0 |
T6 |
44062 |
685 |
0 |
0 |
T7 |
19214 |
532 |
0 |
0 |
T8 |
0 |
156 |
0 |
0 |
T9 |
0 |
33352 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
517 |
0 |
0 |
T27 |
29304 |
608 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1701 |
0 |
0 |
T1 |
6740 |
1 |
0 |
0 |
T2 |
54891 |
4 |
0 |
0 |
T3 |
39700 |
6 |
0 |
0 |
T4 |
46373 |
6 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1634792 |
0 |
0 |
T1 |
6740 |
56 |
0 |
0 |
T2 |
54891 |
348 |
0 |
0 |
T3 |
39700 |
336 |
0 |
0 |
T4 |
46373 |
2247 |
0 |
0 |
T6 |
44062 |
678 |
0 |
0 |
T7 |
19214 |
636 |
0 |
0 |
T8 |
0 |
173 |
0 |
0 |
T9 |
0 |
33397 |
0 |
0 |
T10 |
0 |
2826 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
497 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1714 |
0 |
0 |
T2 |
54891 |
1 |
0 |
0 |
T3 |
39700 |
1 |
0 |
0 |
T4 |
46373 |
12 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1644575 |
0 |
0 |
T1 |
6740 |
113 |
0 |
0 |
T2 |
54891 |
1594 |
0 |
0 |
T3 |
39700 |
323 |
0 |
0 |
T4 |
46373 |
523 |
0 |
0 |
T6 |
44062 |
606 |
0 |
0 |
T7 |
19214 |
537 |
0 |
0 |
T8 |
0 |
160 |
0 |
0 |
T9 |
0 |
31934 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
471 |
0 |
0 |
T27 |
29304 |
691 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1725 |
0 |
0 |
T2 |
54891 |
4 |
0 |
0 |
T3 |
39700 |
1 |
0 |
0 |
T4 |
46373 |
3 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1643510 |
0 |
0 |
T1 |
6740 |
121 |
0 |
0 |
T2 |
54891 |
356 |
0 |
0 |
T3 |
39700 |
905 |
0 |
0 |
T4 |
46373 |
2856 |
0 |
0 |
T6 |
44062 |
699 |
0 |
0 |
T7 |
19214 |
620 |
0 |
0 |
T8 |
0 |
147 |
0 |
0 |
T9 |
0 |
30078 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
475 |
0 |
0 |
T27 |
29304 |
727 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1737 |
0 |
0 |
T2 |
54891 |
1 |
0 |
0 |
T3 |
39700 |
3 |
0 |
0 |
T4 |
46373 |
15 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
17 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1638129 |
0 |
0 |
T1 |
6740 |
141 |
0 |
0 |
T2 |
54891 |
3980 |
0 |
0 |
T3 |
39700 |
660 |
0 |
0 |
T4 |
46373 |
1994 |
0 |
0 |
T6 |
44062 |
597 |
0 |
0 |
T7 |
19214 |
593 |
0 |
0 |
T8 |
0 |
130 |
0 |
0 |
T9 |
0 |
31960 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
459 |
0 |
0 |
T27 |
29304 |
682 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1749 |
0 |
0 |
T2 |
54891 |
10 |
0 |
0 |
T3 |
39700 |
2 |
0 |
0 |
T4 |
46373 |
11 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1658574 |
0 |
0 |
T1 |
6740 |
202 |
0 |
0 |
T2 |
54891 |
1220 |
0 |
0 |
T3 |
39700 |
923 |
0 |
0 |
T4 |
46373 |
1137 |
0 |
0 |
T6 |
44062 |
563 |
0 |
0 |
T7 |
19214 |
628 |
0 |
0 |
T8 |
0 |
75 |
0 |
0 |
T9 |
0 |
32013 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
441 |
0 |
0 |
T27 |
29304 |
747 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1766 |
0 |
0 |
T1 |
6740 |
1 |
0 |
0 |
T2 |
54891 |
3 |
0 |
0 |
T3 |
39700 |
3 |
0 |
0 |
T4 |
46373 |
6 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
1 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1729711 |
0 |
0 |
T1 |
6740 |
98 |
0 |
0 |
T2 |
54891 |
353 |
0 |
0 |
T3 |
39700 |
672 |
0 |
0 |
T4 |
46373 |
406 |
0 |
0 |
T6 |
44062 |
659 |
0 |
0 |
T7 |
19214 |
716 |
0 |
0 |
T8 |
0 |
171 |
0 |
0 |
T9 |
0 |
31872 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
479 |
0 |
0 |
T27 |
29304 |
618 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1836 |
0 |
0 |
T2 |
54891 |
1 |
0 |
0 |
T3 |
39700 |
2 |
0 |
0 |
T4 |
46373 |
2 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1645675 |
0 |
0 |
T1 |
6740 |
153 |
0 |
0 |
T2 |
54891 |
356 |
0 |
0 |
T3 |
39700 |
1669 |
0 |
0 |
T4 |
46373 |
2610 |
0 |
0 |
T6 |
44062 |
640 |
0 |
0 |
T7 |
19214 |
724 |
0 |
0 |
T8 |
0 |
133 |
0 |
0 |
T9 |
0 |
33401 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
441 |
0 |
0 |
T27 |
29304 |
753 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1746 |
0 |
0 |
T2 |
54891 |
1 |
0 |
0 |
T3 |
39700 |
6 |
0 |
0 |
T4 |
46373 |
14 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
8 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1607113 |
0 |
0 |
T1 |
6740 |
177 |
0 |
0 |
T2 |
54891 |
1593 |
0 |
0 |
T3 |
39700 |
3107 |
0 |
0 |
T4 |
46373 |
2994 |
0 |
0 |
T6 |
44062 |
508 |
0 |
0 |
T7 |
19214 |
647 |
0 |
0 |
T8 |
0 |
151 |
0 |
0 |
T9 |
0 |
33195 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
471 |
0 |
0 |
T27 |
29304 |
679 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1740 |
0 |
0 |
T2 |
54891 |
4 |
0 |
0 |
T3 |
39700 |
11 |
0 |
0 |
T4 |
46373 |
16 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1608608 |
0 |
0 |
T1 |
6740 |
167 |
0 |
0 |
T2 |
54891 |
3995 |
0 |
0 |
T3 |
39700 |
1420 |
0 |
0 |
T4 |
46373 |
1272 |
0 |
0 |
T6 |
44062 |
522 |
0 |
0 |
T7 |
19214 |
672 |
0 |
0 |
T8 |
0 |
64 |
0 |
0 |
T9 |
0 |
33418 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
473 |
0 |
0 |
T27 |
29304 |
768 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1739 |
0 |
0 |
T2 |
54891 |
10 |
0 |
0 |
T3 |
39700 |
5 |
0 |
0 |
T4 |
46373 |
7 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
1 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1614118 |
0 |
0 |
T1 |
6740 |
173 |
0 |
0 |
T2 |
54891 |
356 |
0 |
0 |
T3 |
39700 |
1171 |
0 |
0 |
T4 |
46373 |
2021 |
0 |
0 |
T6 |
44062 |
573 |
0 |
0 |
T7 |
19214 |
676 |
0 |
0 |
T8 |
0 |
177 |
0 |
0 |
T9 |
0 |
31928 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
439 |
0 |
0 |
T27 |
29304 |
662 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1738 |
0 |
0 |
T1 |
6740 |
1 |
0 |
0 |
T2 |
54891 |
1 |
0 |
0 |
T3 |
39700 |
4 |
0 |
0 |
T4 |
46373 |
11 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T30 |
0 |
7 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1567965 |
0 |
0 |
T1 |
6740 |
134 |
0 |
0 |
T2 |
54891 |
1596 |
0 |
0 |
T3 |
39700 |
1167 |
0 |
0 |
T4 |
46373 |
1459 |
0 |
0 |
T6 |
44062 |
614 |
0 |
0 |
T7 |
19214 |
663 |
0 |
0 |
T8 |
0 |
64 |
0 |
0 |
T9 |
0 |
33277 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
469 |
0 |
0 |
T27 |
29304 |
642 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1709 |
0 |
0 |
T2 |
54891 |
4 |
0 |
0 |
T3 |
39700 |
4 |
0 |
0 |
T4 |
46373 |
8 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
1 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1613750 |
0 |
0 |
T1 |
6740 |
85 |
0 |
0 |
T2 |
54891 |
2809 |
0 |
0 |
T3 |
39700 |
1935 |
0 |
0 |
T4 |
46373 |
3163 |
0 |
0 |
T6 |
44062 |
517 |
0 |
0 |
T7 |
19214 |
613 |
0 |
0 |
T8 |
0 |
151 |
0 |
0 |
T9 |
0 |
31924 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
469 |
0 |
0 |
T27 |
29304 |
600 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1748 |
0 |
0 |
T2 |
54891 |
7 |
0 |
0 |
T3 |
39700 |
7 |
0 |
0 |
T4 |
46373 |
17 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T1,T2,T3 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1596659 |
0 |
0 |
T1 |
6740 |
156 |
0 |
0 |
T2 |
54891 |
3319 |
0 |
0 |
T3 |
39700 |
2487 |
0 |
0 |
T4 |
46373 |
675 |
0 |
0 |
T6 |
44062 |
649 |
0 |
0 |
T7 |
19214 |
505 |
0 |
0 |
T8 |
0 |
162 |
0 |
0 |
T9 |
0 |
31150 |
0 |
0 |
T10 |
0 |
2870 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
483 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1732 |
0 |
0 |
T1 |
6740 |
1 |
0 |
0 |
T2 |
54891 |
8 |
0 |
0 |
T3 |
39700 |
9 |
0 |
0 |
T4 |
46373 |
4 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T30 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1133889 |
0 |
0 |
T1 |
6740 |
89 |
0 |
0 |
T2 |
54891 |
335 |
0 |
0 |
T3 |
39700 |
335 |
0 |
0 |
T4 |
46373 |
1100 |
0 |
0 |
T6 |
44062 |
490 |
0 |
0 |
T7 |
19214 |
602 |
0 |
0 |
T8 |
0 |
153 |
0 |
0 |
T9 |
0 |
32045 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
477 |
0 |
0 |
T27 |
29304 |
717 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1225 |
0 |
0 |
T2 |
54891 |
1 |
0 |
0 |
T3 |
39700 |
1 |
0 |
0 |
T4 |
46373 |
6 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
2 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T6,T1,T2 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T6,T2,T3 |
1 | - | Covered | T1,T2,T3 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T1 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T1,T2 |
1 | 1 | Covered | T2,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T1 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T5,T6,T1 |
0 |
1 |
- |
Covered |
T6,T1,T2 |
0 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
16845169 |
0 |
0 |
T1 |
6740 |
151 |
0 |
0 |
T2 |
54891 |
1896 |
0 |
0 |
T3 |
39700 |
1917 |
0 |
0 |
T4 |
46373 |
3807 |
0 |
0 |
T6 |
44062 |
669 |
0 |
0 |
T7 |
19214 |
687 |
0 |
0 |
T8 |
0 |
68 |
0 |
0 |
T9 |
0 |
33519 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
433 |
0 |
0 |
T27 |
29304 |
713 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31533892 |
31192056 |
0 |
0 |
T1 |
95 |
19 |
0 |
0 |
T2 |
438 |
359 |
0 |
0 |
T3 |
466 |
367 |
0 |
0 |
T4 |
771 |
698 |
0 |
0 |
T5 |
90 |
9 |
0 |
0 |
T6 |
87 |
6 |
0 |
0 |
T7 |
77 |
11 |
0 |
0 |
T25 |
116 |
17 |
0 |
0 |
T26 |
111 |
6 |
0 |
0 |
T27 |
118 |
11 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
19000 |
0 |
0 |
T2 |
54891 |
5 |
0 |
0 |
T3 |
39700 |
7 |
0 |
0 |
T4 |
46373 |
20 |
0 |
0 |
T7 |
19214 |
1 |
0 |
0 |
T8 |
4256 |
1 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T25 |
14713 |
0 |
0 |
0 |
T26 |
54938 |
0 |
0 |
0 |
T27 |
29304 |
0 |
0 |
0 |
T28 |
36100 |
0 |
0 |
0 |
T29 |
35022 |
0 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6740 |
6032 |
0 |
0 |
T2 |
54891 |
54832 |
0 |
0 |
T3 |
39700 |
39648 |
0 |
0 |
T4 |
46373 |
46318 |
0 |
0 |
T5 |
11394 |
11298 |
0 |
0 |
T6 |
44062 |
40987 |
0 |
0 |
T7 |
19214 |
19117 |
0 |
0 |
T25 |
14713 |
14640 |
0 |
0 |
T26 |
54938 |
49967 |
0 |
0 |
T27 |
29304 |
27014 |
0 |
0 |