Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 284 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 285 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 300 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
1 |
1 |
| 284 |
1 |
1 |
| 285 |
1 |
1 |
| 300 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T5 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 50 | 45 | 90.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| ALWAYS | 112 | 3 | 3 | 100.00 |
| ALWAYS | 122 | 6 | 4 | 66.67 |
| CONT_ASSIGN | 136 | 1 | 1 | 100.00 |
| ALWAYS | 140 | 6 | 6 | 100.00 |
| ALWAYS | 156 | 10 | 9 | 90.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| ALWAYS | 188 | 19 | 17 | 89.47 |
| CONT_ASSIGN | 229 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 245 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 115 |
1 |
1 |
| 122 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 129 |
0 |
1 |
| 130 |
1 |
1 |
| 133 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 136 |
1 |
1 |
| 140 |
1 |
1 |
| 141 |
1 |
1 |
| 142 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
| 145 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
| 159 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
0 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 184 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 200 |
1 |
1 |
| 201 |
1 |
1 |
| 203 |
0 |
1 |
| 204 |
0 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 208 |
1 |
1 |
| 211 |
1 |
1 |
| 212 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 217 |
1 |
1 |
| 218 |
1 |
1 |
| 219 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 229 |
1 |
1 |
| 244 |
1 |
1 |
| 245 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 42 | 28 | 66.67 |
| Logical | 42 | 28 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T60,T71,T50 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
LINE 124
EXPRESSION (gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d)
----------1--------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 130
EXPRESSION (dst_req_i && ((!gen_wr_req.dst_req_q)) && gen_wr_req.busy)
----1---- ------------2------------ -------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 136
EXPRESSION (gen_wr_req.dst_req_q | dst_req_i)
----------1--------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 158
EXPRESSION (gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack)
------------1------------ ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_wr_req.dst_req && gen_wr_req.dst_lat_d)
---------1-------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 162
EXPRESSION (((!gen_wr_req.dst_req)) && gen_wr_req.dst_lat_d)
-----------1----------- ----------2---------
| -1- | -2- | Status | Tests | Exclude Annotation |
| 0 | 1 | Excluded | |
VC_COV_UNR |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 184
EXPRESSION (((~gen_wr_req.busy)) & gen_wr_req.dst_req)
----------1--------- ---------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Not Covered | |
LINE 208
EXPRESSION (dst_qs_o != dst_qs_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T60,T71,T50 |
LINE 229
EXPRESSION (gen_wr_req.dst_hold_req | gen_wr_req.dst_lat_d | gen_wr_req.dst_lat_q)
-----------1----------- ----------2--------- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T1,T2,T4 |
| 0 | 0 | 1 | Covered | T60,T71,T50 |
| 0 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 0 | 0 | Covered | T1,T2,T3 |
LINE 244
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelSwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 244
SUB-EXPRESSION (gen_wr_req.id_q == SelSwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T4 |
LINE 245
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelHwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 245
SUB-EXPRESSION (gen_wr_req.id_q == SelHwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc.u_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
23 |
18 |
78.26 |
| IF |
112 |
2 |
2 |
100.00 |
| IF |
122 |
4 |
2 |
50.00 |
| IF |
140 |
4 |
4 |
100.00 |
| IF |
156 |
6 |
5 |
83.33 |
| CASE |
198 |
7 |
5 |
71.43 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 112 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 122 if ((!rst_dst_ni))
-2-: 124 if ((gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d))
-3-: 130 if (((dst_req_i && (!gen_wr_req.dst_req_q)) && gen_wr_req.busy))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 140 if ((!rst_dst_ni))
-2-: 142 if (gen_wr_req.dst_lat_d)
-3-: 144 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T60,T71,T50 |
| 0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 156 if ((!rst_dst_ni))
-2-: 158 if ((gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack))
-3-: 160 if ((gen_wr_req.dst_req && gen_wr_req.dst_lat_d))
-4-: 162 if (((!gen_wr_req.dst_req) && gen_wr_req.dst_lat_d))
-5-: 164 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T60,T71,T50 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 198 case (gen_wr_req.state_q)
-2-: 201 if (gen_wr_req.dst_req)
-3-: 205 if (dst_update)
-4-: 208 if ((dst_qs_o != dst_qs_i))
-5-: 218 if (gen_wr_req.dst_update_ack)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| StIdle |
1 |
- |
- |
- |
Not Covered |
|
| StIdle |
0 |
1 |
- |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
0 |
1 |
- |
Covered |
T60,T71,T50 |
| StIdle |
0 |
0 |
0 |
- |
Covered |
T1,T2,T4 |
| StWait |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
0 |
Covered |
T1,T2,T3 |
| default |
- |
- |
- |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc.u_arb
Assertion Details
gen_wr_req.DstUpdateReqCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35460965 |
649212 |
0 |
920 |
| T1 |
68403 |
1395 |
0 |
1 |
| T2 |
101891 |
2122 |
0 |
1 |
| T3 |
18349 |
215 |
0 |
1 |
| T4 |
1781 |
0 |
0 |
1 |
| T5 |
32663 |
708 |
0 |
1 |
| T6 |
32061 |
681 |
0 |
1 |
| T7 |
21034 |
242 |
0 |
1 |
| T8 |
33097 |
700 |
0 |
1 |
| T9 |
98638 |
2111 |
0 |
1 |
| T10 |
0 |
2098 |
0 |
0 |
| T11 |
0 |
1381 |
0 |
0 |
| T13 |
100 |
0 |
0 |
1 |
gen_wr_req.HwIdSelCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35460965 |
649400 |
0 |
0 |
| T1 |
68403 |
1395 |
0 |
0 |
| T2 |
101891 |
2122 |
0 |
0 |
| T3 |
18349 |
215 |
0 |
0 |
| T4 |
1781 |
0 |
0 |
0 |
| T5 |
32663 |
708 |
0 |
0 |
| T6 |
32061 |
681 |
0 |
0 |
| T7 |
21034 |
242 |
0 |
0 |
| T8 |
33097 |
700 |
0 |
0 |
| T9 |
98638 |
2111 |
0 |
0 |
| T10 |
0 |
2098 |
0 |
0 |
| T11 |
0 |
1381 |
0 |
0 |
| T13 |
100 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 50 | 45 | 90.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| ALWAYS | 112 | 3 | 3 | 100.00 |
| ALWAYS | 122 | 6 | 4 | 66.67 |
| CONT_ASSIGN | 136 | 1 | 1 | 100.00 |
| ALWAYS | 140 | 6 | 6 | 100.00 |
| ALWAYS | 156 | 10 | 9 | 90.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| ALWAYS | 188 | 19 | 17 | 89.47 |
| CONT_ASSIGN | 229 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 245 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 115 |
1 |
1 |
| 122 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 129 |
0 |
1 |
| 130 |
1 |
1 |
| 133 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 136 |
1 |
1 |
| 140 |
1 |
1 |
| 141 |
1 |
1 |
| 142 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
| 145 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
| 159 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
0 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 184 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 200 |
1 |
1 |
| 201 |
1 |
1 |
| 203 |
0 |
1 |
| 204 |
0 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 208 |
1 |
1 |
| 211 |
1 |
1 |
| 212 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 217 |
1 |
1 |
| 218 |
1 |
1 |
| 219 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 229 |
1 |
1 |
| 244 |
1 |
1 |
| 245 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 42 | 28 | 66.67 |
| Logical | 42 | 28 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
LINE 124
EXPRESSION (gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d)
----------1--------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 130
EXPRESSION (dst_req_i && ((!gen_wr_req.dst_req_q)) && gen_wr_req.busy)
----1---- ------------2------------ -------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 136
EXPRESSION (gen_wr_req.dst_req_q | dst_req_i)
----------1--------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 158
EXPRESSION (gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack)
------------1------------ ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_wr_req.dst_req && gen_wr_req.dst_lat_d)
---------1-------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 162
EXPRESSION (((!gen_wr_req.dst_req)) && gen_wr_req.dst_lat_d)
-----------1----------- ----------2---------
| -1- | -2- | Status | Tests | Exclude Annotation |
| 0 | 1 | Excluded | |
VC_COV_UNR |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 184
EXPRESSION (((~gen_wr_req.busy)) & gen_wr_req.dst_req)
----------1--------- ---------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Not Covered | |
LINE 208
EXPRESSION (dst_qs_o != dst_qs_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T5 |
LINE 229
EXPRESSION (gen_wr_req.dst_hold_req | gen_wr_req.dst_lat_d | gen_wr_req.dst_lat_q)
-----------1----------- ----------2--------- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T1,T2,T4 |
| 0 | 0 | 1 | Covered | T1,T2,T5 |
| 0 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 0 | 0 | Covered | T1,T2,T3 |
LINE 244
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelSwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 244
SUB-EXPRESSION (gen_wr_req.id_q == SelSwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T4 |
LINE 245
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelHwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 245
SUB-EXPRESSION (gen_wr_req.id_q == SelHwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc.u_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
23 |
18 |
78.26 |
| IF |
112 |
2 |
2 |
100.00 |
| IF |
122 |
4 |
2 |
50.00 |
| IF |
140 |
4 |
4 |
100.00 |
| IF |
156 |
6 |
5 |
83.33 |
| CASE |
198 |
7 |
5 |
71.43 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 112 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 122 if ((!rst_dst_ni))
-2-: 124 if ((gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d))
-3-: 130 if (((dst_req_i && (!gen_wr_req.dst_req_q)) && gen_wr_req.busy))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 140 if ((!rst_dst_ni))
-2-: 142 if (gen_wr_req.dst_lat_d)
-3-: 144 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T5 |
| 0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 156 if ((!rst_dst_ni))
-2-: 158 if ((gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack))
-3-: 160 if ((gen_wr_req.dst_req && gen_wr_req.dst_lat_d))
-4-: 162 if (((!gen_wr_req.dst_req) && gen_wr_req.dst_lat_d))
-5-: 164 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T5 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 198 case (gen_wr_req.state_q)
-2-: 201 if (gen_wr_req.dst_req)
-3-: 205 if (dst_update)
-4-: 208 if ((dst_qs_o != dst_qs_i))
-5-: 218 if (gen_wr_req.dst_update_ack)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| StIdle |
1 |
- |
- |
- |
Not Covered |
|
| StIdle |
0 |
1 |
- |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
0 |
1 |
- |
Covered |
T1,T2,T5 |
| StIdle |
0 |
0 |
0 |
- |
Covered |
T1,T2,T4 |
| StWait |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
0 |
Covered |
T1,T2,T3 |
| default |
- |
- |
- |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc.u_arb
Assertion Details
gen_wr_req.DstUpdateReqCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35460965 |
634255 |
0 |
920 |
| T1 |
68403 |
1374 |
0 |
1 |
| T2 |
101891 |
2112 |
0 |
1 |
| T3 |
18349 |
167 |
0 |
1 |
| T4 |
1781 |
0 |
0 |
1 |
| T5 |
32663 |
687 |
0 |
1 |
| T6 |
32061 |
666 |
0 |
1 |
| T7 |
21034 |
191 |
0 |
1 |
| T8 |
33097 |
694 |
0 |
1 |
| T9 |
98638 |
2069 |
0 |
1 |
| T10 |
0 |
2073 |
0 |
0 |
| T11 |
0 |
1398 |
0 |
0 |
| T13 |
100 |
0 |
0 |
1 |
gen_wr_req.HwIdSelCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35460965 |
641987 |
0 |
0 |
| T1 |
68403 |
1392 |
0 |
0 |
| T2 |
101891 |
2137 |
0 |
0 |
| T3 |
18349 |
167 |
0 |
0 |
| T4 |
1781 |
0 |
0 |
0 |
| T5 |
32663 |
698 |
0 |
0 |
| T6 |
32061 |
675 |
0 |
0 |
| T7 |
21034 |
192 |
0 |
0 |
| T8 |
33097 |
698 |
0 |
0 |
| T9 |
98638 |
2102 |
0 |
0 |
| T10 |
0 |
2110 |
0 |
0 |
| T11 |
0 |
1425 |
0 |
0 |
| T13 |
100 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 100 | 0 | 0 | |
| CONT_ASSIGN | 284 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 285 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 300 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
|
unreachable |
| 284 |
1 |
1 |
| 285 |
1 |
1 |
| 300 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T6,T12 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T6,T12 |
Line Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 50 | 50 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| ALWAYS | 112 | 3 | 3 | 100.00 |
| ALWAYS | 122 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 136 | 1 | 1 | 100.00 |
| ALWAYS | 140 | 6 | 6 | 100.00 |
| ALWAYS | 156 | 10 | 10 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| ALWAYS | 188 | 19 | 19 | 100.00 |
| CONT_ASSIGN | 229 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 245 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 115 |
1 |
1 |
| 122 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 129 |
1 |
1 |
| 130 |
1 |
1 |
| 133 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 136 |
1 |
1 |
| 140 |
1 |
1 |
| 141 |
1 |
1 |
| 142 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
| 145 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
| 159 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 184 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 200 |
1 |
1 |
| 201 |
1 |
1 |
| 203 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 208 |
1 |
1 |
| 211 |
1 |
1 |
| 212 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 217 |
1 |
1 |
| 218 |
1 |
1 |
| 219 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 229 |
1 |
1 |
| 244 |
1 |
1 |
| 245 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 42 | 40 | 95.24 |
| Logical | 42 | 40 | 95.24 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T71,T50,T72 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T5 |
LINE 124
EXPRESSION (gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d)
----------1--------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T68,T69,T70 |
| 1 | 1 | Covered | T68,T69,T70 |
LINE 130
EXPRESSION (dst_req_i && ((!gen_wr_req.dst_req_q)) && gen_wr_req.busy)
----1---- ------------2------------ -------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | 1 | Covered | T68,T69,T70 |
LINE 136
EXPRESSION (gen_wr_req.dst_req_q | dst_req_i)
----------1--------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T68,T69,T70 |
LINE 158
EXPRESSION (gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack)
------------1------------ ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 160
EXPRESSION (gen_wr_req.dst_req && gen_wr_req.dst_lat_d)
---------1-------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T68,T69,T70 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 162
EXPRESSION (((!gen_wr_req.dst_req)) && gen_wr_req.dst_lat_d)
-----------1----------- ----------2---------
| -1- | -2- | Status | Tests | Exclude Annotation |
| 0 | 1 | Excluded | |
VC_COV_UNR |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 184
EXPRESSION (((~gen_wr_req.busy)) & gen_wr_req.dst_req)
----------1--------- ---------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T68,T69,T70 |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 208
EXPRESSION (dst_qs_o != dst_qs_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T71,T50,T72 |
LINE 229
EXPRESSION (gen_wr_req.dst_hold_req | gen_wr_req.dst_lat_d | gen_wr_req.dst_lat_q)
-----------1----------- ----------2--------- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T1,T2,T4 |
| 0 | 0 | 1 | Covered | T71,T50,T72 |
| 0 | 1 | 0 | Covered | T1,T2,T5 |
| 1 | 0 | 0 | Covered | T1,T2,T5 |
LINE 244
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelSwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 244
SUB-EXPRESSION (gen_wr_req.id_q == SelSwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T4 |
LINE 245
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelHwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 245
SUB-EXPRESSION (gen_wr_req.id_q == SelHwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc.u_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
23 |
22 |
95.65 |
| IF |
112 |
2 |
2 |
100.00 |
| IF |
122 |
4 |
4 |
100.00 |
| IF |
140 |
4 |
4 |
100.00 |
| IF |
156 |
6 |
6 |
100.00 |
| CASE |
198 |
7 |
6 |
85.71 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 112 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 122 if ((!rst_dst_ni))
-2-: 124 if ((gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d))
-3-: 130 if (((dst_req_i && (!gen_wr_req.dst_req_q)) && gen_wr_req.busy))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
Covered |
T68,T69,T70 |
| 0 |
0 |
1 |
Covered |
T68,T69,T70 |
| 0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 140 if ((!rst_dst_ni))
-2-: 142 if (gen_wr_req.dst_lat_d)
-3-: 144 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
Covered |
T1,T2,T5 |
| 0 |
0 |
1 |
Covered |
T71,T50,T72 |
| 0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 156 if ((!rst_dst_ni))
-2-: 158 if ((gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack))
-3-: 160 if ((gen_wr_req.dst_req && gen_wr_req.dst_lat_d))
-4-: 162 if (((!gen_wr_req.dst_req) && gen_wr_req.dst_lat_d))
-5-: 164 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
- |
- |
Covered |
T1,T2,T5 |
| 0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T5 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T5 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T71,T50,T72 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 198 case (gen_wr_req.state_q)
-2-: 201 if (gen_wr_req.dst_req)
-3-: 205 if (dst_update)
-4-: 208 if ((dst_qs_o != dst_qs_i))
-5-: 218 if (gen_wr_req.dst_update_ack)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| StIdle |
1 |
- |
- |
- |
Covered |
T1,T2,T5 |
| StIdle |
0 |
1 |
- |
- |
Covered |
T1,T2,T5 |
| StIdle |
0 |
0 |
1 |
- |
Covered |
T71,T50,T72 |
| StIdle |
0 |
0 |
0 |
- |
Covered |
T1,T2,T4 |
| StWait |
- |
- |
- |
1 |
Covered |
T1,T2,T5 |
| StWait |
- |
- |
- |
0 |
Covered |
T1,T2,T5 |
| default |
- |
- |
- |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc.u_arb
Assertion Details
gen_wr_req.DstUpdateReqCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35460965 |
15347 |
0 |
920 |
| T1 |
68403 |
38 |
0 |
1 |
| T2 |
101891 |
42 |
0 |
1 |
| T3 |
18349 |
0 |
0 |
1 |
| T4 |
1781 |
0 |
0 |
1 |
| T5 |
32663 |
16 |
0 |
1 |
| T6 |
32061 |
12 |
0 |
1 |
| T7 |
21034 |
1 |
0 |
1 |
| T8 |
33097 |
8 |
0 |
1 |
| T9 |
98638 |
50 |
0 |
1 |
| T10 |
0 |
55 |
0 |
0 |
| T11 |
0 |
34 |
0 |
0 |
| T12 |
0 |
61 |
0 |
0 |
| T13 |
100 |
0 |
0 |
1 |
gen_wr_req.HwIdSelCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35460965 |
15422 |
0 |
0 |
| T1 |
68403 |
38 |
0 |
0 |
| T2 |
101891 |
42 |
0 |
0 |
| T3 |
18349 |
0 |
0 |
0 |
| T4 |
1781 |
0 |
0 |
0 |
| T5 |
32663 |
16 |
0 |
0 |
| T6 |
32061 |
12 |
0 |
0 |
| T7 |
21034 |
1 |
0 |
0 |
| T8 |
33097 |
8 |
0 |
0 |
| T9 |
98638 |
50 |
0 |
0 |
| T10 |
0 |
55 |
0 |
0 |
| T11 |
0 |
34 |
0 |
0 |
| T12 |
0 |
61 |
0 |
0 |
| T13 |
100 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 44 | 95.65 |
| CONT_ASSIGN | 100 | 0 | 0 | |
| ALWAYS | 112 | 3 | 3 | 100.00 |
| ALWAYS | 122 | 6 | 4 | 66.67 |
| CONT_ASSIGN | 136 | 1 | 1 | 100.00 |
| ALWAYS | 140 | 6 | 6 | 100.00 |
| ALWAYS | 156 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| ALWAYS | 188 | 17 | 17 | 100.00 |
| CONT_ASSIGN | 229 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 245 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
|
unreachable |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 115 |
1 |
1 |
| 122 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 129 |
0 |
1 |
| 130 |
1 |
1 |
| 133 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 136 |
1 |
1 |
| 140 |
1 |
1 |
| 141 |
1 |
1 |
| 142 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
| 145 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
| 159 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
|
excluded |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 184 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 200 |
1 |
1 |
| 201 |
1 |
1 |
| 203 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
|
unreachable |
| 207 |
|
unreachable |
| 208 |
1 |
1 |
| 211 |
1 |
1 |
| 212 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 217 |
1 |
1 |
| 218 |
1 |
1 |
| 219 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 229 |
1 |
1 |
| 244 |
1 |
1 |
| 245 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 38 | 30 | 78.95 |
| Logical | 38 | 30 | 78.95 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
LINE 124
EXPRESSION (gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d)
----------1--------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T48,T49,T50 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 130
EXPRESSION (dst_req_i && ((!gen_wr_req.dst_req_q)) && gen_wr_req.busy)
----1---- ------------2------------ -------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Covered | T48,T49,T50 |
| 1 | 1 | 1 | Not Covered | |
LINE 136
EXPRESSION (gen_wr_req.dst_req_q | dst_req_i)
----------1--------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T48,T49,T50 |
| 1 | 0 | Not Covered | |
LINE 158
EXPRESSION (gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack)
------------1------------ ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_wr_req.dst_req && gen_wr_req.dst_lat_d)
---------1-------- ----------2---------
| -1- | -2- | Status | Tests | Exclude Annotation |
| 0 | 1 | Excluded | |
VC_COV_UNR |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T48,T49,T50 |
LINE 162
EXPRESSION (((!gen_wr_req.dst_req)) && gen_wr_req.dst_lat_d)
-----------1----------- ----------2---------
| -1- | -2- | Status | Tests | Exclude Annotation |
| 0 | 1 | Excluded | |
VC_COV_UNR |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Excluded | |
VC_COV_UNR |
LINE 184
EXPRESSION (((~gen_wr_req.busy)) & gen_wr_req.dst_req)
----------1--------- ---------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T48,T49,T50 |
LINE 208
EXPRESSION (dst_qs_o != dst_qs_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
LINE 229
EXPRESSION (gen_wr_req.dst_hold_req | gen_wr_req.dst_lat_d | gen_wr_req.dst_lat_q)
-----------1----------- ----------2--------- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T1,T2,T4 |
| 0 | 0 | 1 | Covered | T1,T2,T3 |
| 0 | 1 | 0 | Covered | T48,T49,T50 |
| 1 | 0 | 0 | Covered | T1,T2,T3 |
LINE 244
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelSwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T48,T49,T50 |
LINE 244
SUB-EXPRESSION (gen_wr_req.id_q == SelSwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T4 |
LINE 245
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelHwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T48,T49,T50 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 245
SUB-EXPRESSION (gen_wr_req.id_q == SelHwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc.u_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
21 |
18 |
85.71 |
| IF |
112 |
2 |
2 |
100.00 |
| IF |
122 |
4 |
2 |
50.00 |
| IF |
140 |
4 |
4 |
100.00 |
| IF |
156 |
5 |
5 |
100.00 |
| CASE |
198 |
6 |
5 |
83.33 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 112 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 122 if ((!rst_dst_ni))
-2-: 124 if ((gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d))
-3-: 130 if (((dst_req_i && (!gen_wr_req.dst_req_q)) && gen_wr_req.busy))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 140 if ((!rst_dst_ni))
-2-: 142 if (gen_wr_req.dst_lat_d)
-3-: 144 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T4 |
| 0 |
1 |
- |
Covered |
T48,T49,T50 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 156 if ((!rst_dst_ni))
-2-: 158 if ((gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack))
-3-: 160 if ((gen_wr_req.dst_req && gen_wr_req.dst_lat_d))
-4-: 162 if (((!gen_wr_req.dst_req) && gen_wr_req.dst_lat_d))
-5-: 164 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | Exclude Annotation |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T4 |
|
| 0 |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
|
| 0 |
0 |
1 |
- |
- |
Covered |
T48,T49,T50 |
|
| 0 |
0 |
0 |
1 |
- |
Excluded |
|
VC_COV_UNR |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
|
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
|
LineNo. Expression
-1-: 198 case (gen_wr_req.state_q)
-2-: 201 if (gen_wr_req.dst_req)
-3-: 205 if (dst_update)
-4-: 208 if ((dst_qs_o != dst_qs_i))
-5-: 218 if (gen_wr_req.dst_update_ack)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| StIdle |
1 |
- |
- |
- |
Covered |
T48,T49,T50 |
| StIdle |
0 |
1 |
- |
- |
Unreachable |
|
| StIdle |
0 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
0 |
0 |
- |
Covered |
T1,T2,T4 |
| StWait |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
0 |
Covered |
T1,T2,T3 |
| default |
- |
- |
- |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc.u_arb
Assertion Details
gen_wr_req.DstUpdateReqCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35460965 |
0 |
0 |
920 |
gen_wr_req.HwIdSelCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35460965 |
3290732 |
0 |
0 |
| T1 |
68403 |
6933 |
0 |
0 |
| T2 |
101891 |
10430 |
0 |
0 |
| T3 |
18349 |
1033 |
0 |
0 |
| T4 |
1781 |
0 |
0 |
0 |
| T5 |
32663 |
3341 |
0 |
0 |
| T6 |
32061 |
3277 |
0 |
0 |
| T7 |
21034 |
1208 |
0 |
0 |
| T8 |
33097 |
3378 |
0 |
0 |
| T9 |
98638 |
10105 |
0 |
0 |
| T10 |
0 |
9960 |
0 |
0 |
| T11 |
0 |
6797 |
0 |
0 |
| T13 |
100 |
0 |
0 |
0 |