Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=4,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal=155,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 15 | 13 | 86.67 |
Logical | 15 | 13 | 86.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T15,T37 |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T3 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
186638338 |
0 |
0 |
T1 |
10036598 |
103778 |
0 |
0 |
T2 |
4708198 |
215089 |
0 |
0 |
T3 |
14890154 |
272416 |
0 |
0 |
T4 |
37906 |
0 |
0 |
0 |
T5 |
3669075 |
29737 |
0 |
0 |
T6 |
2777549 |
1094198 |
0 |
0 |
T7 |
8575113 |
58084 |
0 |
0 |
T8 |
2458680 |
15210 |
0 |
0 |
T9 |
19654296 |
14002 |
0 |
0 |
T10 |
11163360 |
96710 |
0 |
0 |
T11 |
3063214 |
17437 |
0 |
0 |
T12 |
949528 |
91397 |
0 |
0 |
T13 |
474458 |
72422 |
0 |
0 |
T14 |
974629 |
0 |
0 |
0 |
T15 |
0 |
1290 |
0 |
0 |
T16 |
0 |
847 |
0 |
0 |
T17 |
0 |
719 |
0 |
0 |
T37 |
0 |
2057 |
0 |
0 |
T38 |
102100 |
362011 |
0 |
0 |
T39 |
0 |
38928 |
0 |
0 |
T40 |
0 |
56473 |
0 |
0 |
T41 |
0 |
740 |
0 |
0 |
T42 |
0 |
2078 |
0 |
0 |
T43 |
1115566 |
0 |
0 |
0 |
T44 |
173818 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
894603346 |
885024920 |
0 |
0 |
T1 |
2523612 |
2522000 |
0 |
0 |
T2 |
556374 |
506220 |
0 |
0 |
T3 |
1202266 |
1138930 |
0 |
0 |
T4 |
2210 |
156 |
0 |
0 |
T5 |
873132 |
871728 |
0 |
0 |
T6 |
634270 |
558246 |
0 |
0 |
T7 |
199836 |
197652 |
0 |
0 |
T8 |
1065376 |
1062958 |
0 |
0 |
T9 |
1703338 |
1701414 |
0 |
0 |
T10 |
2519556 |
2517866 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
210416 |
0 |
0 |
T1 |
10036598 |
63 |
0 |
0 |
T2 |
4708198 |
625 |
0 |
0 |
T3 |
14890154 |
582 |
0 |
0 |
T4 |
37906 |
0 |
0 |
0 |
T5 |
3669075 |
21 |
0 |
0 |
T6 |
2777549 |
628 |
0 |
0 |
T7 |
8575113 |
35 |
0 |
0 |
T8 |
2458680 |
21 |
0 |
0 |
T9 |
19654296 |
42 |
0 |
0 |
T10 |
11163360 |
63 |
0 |
0 |
T11 |
3063214 |
41 |
0 |
0 |
T12 |
949528 |
54 |
0 |
0 |
T13 |
474458 |
42 |
0 |
0 |
T14 |
974629 |
0 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
102100 |
206 |
0 |
0 |
T39 |
0 |
42 |
0 |
0 |
T40 |
0 |
42 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
1115566 |
0 |
0 |
0 |
T44 |
173818 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
11861434 |
11861434 |
0 |
0 |
T2 |
5564234 |
5559580 |
0 |
0 |
T3 |
16832348 |
16814538 |
0 |
0 |
T4 |
492778 |
491088 |
0 |
0 |
T5 |
4147650 |
4147650 |
0 |
0 |
T6 |
3139838 |
3139058 |
0 |
0 |
T7 |
9693606 |
9693372 |
0 |
0 |
T8 |
2663570 |
2663544 |
0 |
0 |
T9 |
21292154 |
21292024 |
0 |
0 |
T10 |
12093640 |
12093614 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 65 | 0 | 0 | |
ALWAYS | 71 | 5 | 4 | 80.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 7 | 7 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
|
unreachable |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
|
unreachable |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
|
unreachable |
124 |
|
unreachable |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Total | Covered | Percent |
Conditions | 7 | 6 | 85.71 |
Logical | 7 | 6 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
71 |
3 |
2 |
66.67 |
IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 65 | 0 | 0 | |
ALWAYS | 71 | 5 | 4 | 80.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 7 | 7 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
|
unreachable |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
|
unreachable |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
|
unreachable |
124 |
|
unreachable |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Total | Covered | Percent |
Conditions | 7 | 6 | 85.71 |
Logical | 7 | 6 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
71 |
3 |
2 |
66.67 |
IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
63859327 |
0 |
0 |
T1 |
456209 |
357046 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
20894 |
0 |
0 |
T5 |
159525 |
121246 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
66896 |
0 |
0 |
T9 |
818929 |
63334 |
0 |
0 |
T10 |
465140 |
334634 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
400229 |
0 |
0 |
T13 |
0 |
418592 |
0 |
0 |
T39 |
0 |
151466 |
0 |
0 |
T40 |
0 |
341872 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
68516 |
0 |
0 |
T1 |
456209 |
222 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
45 |
0 |
0 |
T5 |
159525 |
75 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
76 |
0 |
0 |
T9 |
818929 |
162 |
0 |
0 |
T10 |
465140 |
206 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
250 |
0 |
0 |
T13 |
0 |
252 |
0 |
0 |
T39 |
0 |
148 |
0 |
0 |
T40 |
0 |
209 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 21 | 21 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T3,T15,T37 |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T3,T15,T37 |
1 | 1 | Covered | T3,T15,T37 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T15,T37 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T15,T37 |
1 | 1 | Covered | T3,T15,T37 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T3,T15,T37 |
0 |
0 |
1 |
Covered |
T3,T15,T37 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T3,T15,T37 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
88211 |
0 |
0 |
T3 |
647398 |
657 |
0 |
0 |
T5 |
159525 |
0 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
0 |
0 |
0 |
T9 |
818929 |
0 |
0 |
0 |
T10 |
465140 |
0 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
474764 |
0 |
0 |
0 |
T15 |
0 |
1290 |
0 |
0 |
T16 |
0 |
847 |
0 |
0 |
T17 |
0 |
719 |
0 |
0 |
T18 |
0 |
1849 |
0 |
0 |
T19 |
0 |
2007 |
0 |
0 |
T37 |
0 |
2057 |
0 |
0 |
T41 |
0 |
740 |
0 |
0 |
T42 |
0 |
2078 |
0 |
0 |
T43 |
557783 |
0 |
0 |
0 |
T45 |
0 |
314 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
86 |
0 |
0 |
T3 |
647398 |
1 |
0 |
0 |
T5 |
159525 |
0 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
0 |
0 |
0 |
T9 |
818929 |
0 |
0 |
0 |
T10 |
465140 |
0 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
474764 |
0 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
557783 |
0 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
34721242 |
0 |
0 |
T1 |
456209 |
14522 |
0 |
0 |
T2 |
214009 |
121183 |
0 |
0 |
T3 |
647398 |
160311 |
0 |
0 |
T5 |
159525 |
4740 |
0 |
0 |
T6 |
120763 |
628378 |
0 |
0 |
T7 |
372831 |
58084 |
0 |
0 |
T8 |
102445 |
2493 |
0 |
0 |
T9 |
818929 |
2321 |
0 |
0 |
T10 |
465140 |
14349 |
0 |
0 |
T11 |
139237 |
17437 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
39973 |
0 |
0 |
T1 |
456209 |
9 |
0 |
0 |
T2 |
214009 |
353 |
0 |
0 |
T3 |
647398 |
336 |
0 |
0 |
T5 |
159525 |
3 |
0 |
0 |
T6 |
120763 |
361 |
0 |
0 |
T7 |
372831 |
35 |
0 |
0 |
T8 |
102445 |
3 |
0 |
0 |
T9 |
818929 |
6 |
0 |
0 |
T10 |
465140 |
9 |
0 |
0 |
T11 |
139237 |
41 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
15890705 |
0 |
0 |
T1 |
456209 |
9798 |
0 |
0 |
T2 |
214009 |
54134 |
0 |
0 |
T3 |
647398 |
60711 |
0 |
0 |
T5 |
159525 |
3173 |
0 |
0 |
T6 |
120763 |
312869 |
0 |
0 |
T7 |
372831 |
27946 |
0 |
0 |
T8 |
102445 |
1609 |
0 |
0 |
T9 |
818929 |
1346 |
0 |
0 |
T10 |
465140 |
9061 |
0 |
0 |
T11 |
139237 |
365 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
18823 |
0 |
0 |
T1 |
456209 |
6 |
0 |
0 |
T2 |
214009 |
176 |
0 |
0 |
T3 |
647398 |
132 |
0 |
0 |
T5 |
159525 |
2 |
0 |
0 |
T6 |
120763 |
180 |
0 |
0 |
T7 |
372831 |
17 |
0 |
0 |
T8 |
102445 |
2 |
0 |
0 |
T9 |
818929 |
4 |
0 |
0 |
T10 |
465140 |
6 |
0 |
0 |
T11 |
139237 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
12502154 |
0 |
0 |
T1 |
456209 |
4684 |
0 |
0 |
T2 |
214009 |
55744 |
0 |
0 |
T3 |
647398 |
58682 |
0 |
0 |
T4 |
18953 |
519 |
0 |
0 |
T5 |
159525 |
1283 |
0 |
0 |
T6 |
120763 |
313229 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
618 |
0 |
0 |
T9 |
818929 |
627 |
0 |
0 |
T10 |
465140 |
4295 |
0 |
0 |
T12 |
0 |
4730 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14902 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
176 |
0 |
0 |
T3 |
647398 |
127 |
0 |
0 |
T4 |
18953 |
1 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
180 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
12561126 |
0 |
0 |
T1 |
456209 |
4702 |
0 |
0 |
T2 |
214009 |
57375 |
0 |
0 |
T3 |
647398 |
59414 |
0 |
0 |
T4 |
18953 |
529 |
0 |
0 |
T5 |
159525 |
1288 |
0 |
0 |
T6 |
120763 |
313589 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
629 |
0 |
0 |
T9 |
818929 |
645 |
0 |
0 |
T10 |
465140 |
4316 |
0 |
0 |
T12 |
0 |
4773 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14892 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
176 |
0 |
0 |
T3 |
647398 |
127 |
0 |
0 |
T4 |
18953 |
1 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
180 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1853639 |
0 |
0 |
T1 |
456209 |
5123 |
0 |
0 |
T2 |
214009 |
383 |
0 |
0 |
T3 |
647398 |
1759 |
0 |
0 |
T5 |
159525 |
1414 |
0 |
0 |
T6 |
120763 |
1483 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
738 |
0 |
0 |
T9 |
818929 |
731 |
0 |
0 |
T10 |
465140 |
4767 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
5251 |
0 |
0 |
T38 |
0 |
1999 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2034 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
1 |
0 |
0 |
T3 |
647398 |
4 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
1 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1768109 |
0 |
0 |
T1 |
456209 |
5099 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
1199 |
0 |
0 |
T5 |
159525 |
1410 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
736 |
0 |
0 |
T9 |
818929 |
699 |
0 |
0 |
T10 |
465140 |
4726 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
5219 |
0 |
0 |
T13 |
0 |
5215 |
0 |
0 |
T39 |
0 |
2937 |
0 |
0 |
T40 |
0 |
4258 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1924 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1749045 |
0 |
0 |
T1 |
456209 |
5069 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
1179 |
0 |
0 |
T5 |
159525 |
1403 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
724 |
0 |
0 |
T9 |
818929 |
684 |
0 |
0 |
T10 |
465140 |
4695 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
5186 |
0 |
0 |
T13 |
0 |
5209 |
0 |
0 |
T39 |
0 |
2911 |
0 |
0 |
T40 |
0 |
4242 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1902 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1737854 |
0 |
0 |
T1 |
456209 |
5048 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
1158 |
0 |
0 |
T5 |
159525 |
1392 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
721 |
0 |
0 |
T9 |
818929 |
661 |
0 |
0 |
T10 |
465140 |
4667 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
5150 |
0 |
0 |
T13 |
0 |
5203 |
0 |
0 |
T39 |
0 |
2886 |
0 |
0 |
T40 |
0 |
4206 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1925 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1737276 |
0 |
0 |
T1 |
456209 |
5025 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
1133 |
0 |
0 |
T5 |
159525 |
1382 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
714 |
0 |
0 |
T9 |
818929 |
640 |
0 |
0 |
T10 |
465140 |
4650 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
5125 |
0 |
0 |
T13 |
0 |
5197 |
0 |
0 |
T39 |
0 |
2862 |
0 |
0 |
T40 |
0 |
4167 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1906 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1696175 |
0 |
0 |
T1 |
456209 |
5011 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
1106 |
0 |
0 |
T5 |
159525 |
1373 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
705 |
0 |
0 |
T9 |
818929 |
617 |
0 |
0 |
T10 |
465140 |
4619 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
5097 |
0 |
0 |
T13 |
0 |
5191 |
0 |
0 |
T39 |
0 |
2837 |
0 |
0 |
T40 |
0 |
4131 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1875 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1689495 |
0 |
0 |
T1 |
456209 |
4983 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
1086 |
0 |
0 |
T5 |
159525 |
1369 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
700 |
0 |
0 |
T9 |
818929 |
596 |
0 |
0 |
T10 |
465140 |
4593 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
5071 |
0 |
0 |
T13 |
0 |
5185 |
0 |
0 |
T39 |
0 |
2822 |
0 |
0 |
T40 |
0 |
4106 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1892 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1693397 |
0 |
0 |
T1 |
456209 |
4955 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
1054 |
0 |
0 |
T5 |
159525 |
1363 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
690 |
0 |
0 |
T9 |
818929 |
580 |
0 |
0 |
T10 |
465140 |
4559 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
5038 |
0 |
0 |
T13 |
0 |
5179 |
0 |
0 |
T39 |
0 |
2801 |
0 |
0 |
T40 |
0 |
4068 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1877 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1826980 |
0 |
0 |
T1 |
456209 |
4938 |
0 |
0 |
T2 |
214009 |
371 |
0 |
0 |
T3 |
647398 |
1567 |
0 |
0 |
T5 |
159525 |
1351 |
0 |
0 |
T6 |
120763 |
1481 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
681 |
0 |
0 |
T9 |
818929 |
567 |
0 |
0 |
T10 |
465140 |
4541 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
5018 |
0 |
0 |
T38 |
0 |
1997 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2048 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
1 |
0 |
0 |
T3 |
647398 |
4 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
1 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1709571 |
0 |
0 |
T1 |
456209 |
4906 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
1014 |
0 |
0 |
T5 |
159525 |
1345 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
674 |
0 |
0 |
T9 |
818929 |
550 |
0 |
0 |
T10 |
465140 |
4512 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
4984 |
0 |
0 |
T13 |
0 |
5167 |
0 |
0 |
T39 |
0 |
2751 |
0 |
0 |
T40 |
0 |
4014 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1914 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1737279 |
0 |
0 |
T1 |
456209 |
4874 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
990 |
0 |
0 |
T5 |
159525 |
1334 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
665 |
0 |
0 |
T9 |
818929 |
528 |
0 |
0 |
T10 |
465140 |
4478 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
4949 |
0 |
0 |
T13 |
0 |
5161 |
0 |
0 |
T39 |
0 |
2734 |
0 |
0 |
T40 |
0 |
3973 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1934 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1731562 |
0 |
0 |
T1 |
456209 |
4836 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
964 |
0 |
0 |
T5 |
159525 |
1323 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
660 |
0 |
0 |
T9 |
818929 |
635 |
0 |
0 |
T10 |
465140 |
4457 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
4921 |
0 |
0 |
T13 |
0 |
5155 |
0 |
0 |
T39 |
0 |
2708 |
0 |
0 |
T40 |
0 |
3930 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1946 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1688926 |
0 |
0 |
T1 |
456209 |
4805 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
941 |
0 |
0 |
T5 |
159525 |
1317 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
655 |
0 |
0 |
T9 |
818929 |
621 |
0 |
0 |
T10 |
465140 |
4426 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
4892 |
0 |
0 |
T13 |
0 |
5149 |
0 |
0 |
T39 |
0 |
2697 |
0 |
0 |
T40 |
0 |
3888 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1904 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1714398 |
0 |
0 |
T1 |
456209 |
4784 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
919 |
0 |
0 |
T5 |
159525 |
1311 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
644 |
0 |
0 |
T9 |
818929 |
725 |
0 |
0 |
T10 |
465140 |
4391 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
4855 |
0 |
0 |
T13 |
0 |
5143 |
0 |
0 |
T39 |
0 |
2678 |
0 |
0 |
T40 |
0 |
3856 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1923 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1670378 |
0 |
0 |
T1 |
456209 |
4753 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
900 |
0 |
0 |
T5 |
159525 |
1302 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
636 |
0 |
0 |
T9 |
818929 |
697 |
0 |
0 |
T10 |
465140 |
4368 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
4829 |
0 |
0 |
T13 |
0 |
5137 |
0 |
0 |
T39 |
0 |
2660 |
0 |
0 |
T40 |
0 |
3831 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1893 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1675910 |
0 |
0 |
T1 |
456209 |
4731 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
870 |
0 |
0 |
T5 |
159525 |
1292 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
633 |
0 |
0 |
T9 |
818929 |
672 |
0 |
0 |
T10 |
465140 |
4337 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
4803 |
0 |
0 |
T13 |
0 |
5131 |
0 |
0 |
T39 |
0 |
2644 |
0 |
0 |
T40 |
0 |
3803 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1903 |
0 |
0 |
T1 |
456209 |
3 |
0 |
0 |
T2 |
214009 |
0 |
0 |
0 |
T3 |
647398 |
3 |
0 |
0 |
T5 |
159525 |
1 |
0 |
0 |
T6 |
120763 |
0 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
2 |
0 |
0 |
T10 |
465140 |
3 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T39,T40 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T8,T39,T40 |
1 | 1 | Covered | T8,T39,T40 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T39,T40 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T39,T40 |
1 | 1 | Covered | T8,T39,T40 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T8,T39,T40 |
0 |
0 |
1 |
Covered |
T8,T39,T40 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T8,T39,T40 |
0 |
0 |
1 |
Covered |
T8,T39,T40 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1168564 |
0 |
0 |
T8 |
102445 |
599 |
0 |
0 |
T9 |
818929 |
0 |
0 |
0 |
T10 |
465140 |
0 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
474764 |
0 |
0 |
0 |
T13 |
474458 |
0 |
0 |
0 |
T14 |
974629 |
0 |
0 |
0 |
T15 |
0 |
720 |
0 |
0 |
T31 |
0 |
2979 |
0 |
0 |
T33 |
0 |
1961 |
0 |
0 |
T38 |
102100 |
0 |
0 |
0 |
T39 |
0 |
2560 |
0 |
0 |
T40 |
0 |
3686 |
0 |
0 |
T43 |
557783 |
0 |
0 |
0 |
T44 |
173818 |
0 |
0 |
0 |
T46 |
0 |
3687 |
0 |
0 |
T47 |
0 |
2882 |
0 |
0 |
T48 |
0 |
2181 |
0 |
0 |
T49 |
0 |
465 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1326 |
0 |
0 |
T8 |
102445 |
1 |
0 |
0 |
T9 |
818929 |
0 |
0 |
0 |
T10 |
465140 |
0 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
474764 |
0 |
0 |
0 |
T13 |
474458 |
0 |
0 |
0 |
T14 |
974629 |
0 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T38 |
102100 |
0 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T43 |
557783 |
0 |
0 |
0 |
T44 |
173818 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T3 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
18167015 |
0 |
0 |
T1 |
456209 |
10316 |
0 |
0 |
T2 |
214009 |
93152 |
0 |
0 |
T3 |
647398 |
93609 |
0 |
0 |
T5 |
159525 |
3316 |
0 |
0 |
T6 |
120763 |
462856 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
1741 |
0 |
0 |
T9 |
818929 |
1478 |
0 |
0 |
T10 |
465140 |
9575 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
11009 |
0 |
0 |
T38 |
0 |
358015 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34407821 |
34039420 |
0 |
0 |
T1 |
97062 |
97000 |
0 |
0 |
T2 |
21399 |
19470 |
0 |
0 |
T3 |
46241 |
43805 |
0 |
0 |
T4 |
85 |
6 |
0 |
0 |
T5 |
33582 |
33528 |
0 |
0 |
T6 |
24395 |
21471 |
0 |
0 |
T7 |
7686 |
7602 |
0 |
0 |
T8 |
40976 |
40883 |
0 |
0 |
T9 |
65513 |
65439 |
0 |
0 |
T10 |
96906 |
96841 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21098 |
0 |
0 |
T1 |
456209 |
6 |
0 |
0 |
T2 |
214009 |
270 |
0 |
0 |
T3 |
647398 |
195 |
0 |
0 |
T5 |
159525 |
2 |
0 |
0 |
T6 |
120763 |
265 |
0 |
0 |
T7 |
372831 |
0 |
0 |
0 |
T8 |
102445 |
2 |
0 |
0 |
T9 |
818929 |
4 |
0 |
0 |
T10 |
465140 |
6 |
0 |
0 |
T11 |
139237 |
0 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T38 |
0 |
204 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
456209 |
456209 |
0 |
0 |
T2 |
214009 |
213830 |
0 |
0 |
T3 |
647398 |
646713 |
0 |
0 |
T4 |
18953 |
18888 |
0 |
0 |
T5 |
159525 |
159525 |
0 |
0 |
T6 |
120763 |
120733 |
0 |
0 |
T7 |
372831 |
372822 |
0 |
0 |
T8 |
102445 |
102444 |
0 |
0 |
T9 |
818929 |
818924 |
0 |
0 |
T10 |
465140 |
465139 |
0 |
0 |