Line Coverage for Module :
adc_ctrl_core
| Line No. | Total | Covered | Percent |
TOTAL | | 63 | 63 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 63 | 1 | 1 | 100.00 |
CONT_ASSIGN | 63 | 1 | 1 | 100.00 |
CONT_ASSIGN | 63 | 1 | 1 | 100.00 |
CONT_ASSIGN | 63 | 1 | 1 | 100.00 |
CONT_ASSIGN | 63 | 1 | 1 | 100.00 |
CONT_ASSIGN | 63 | 1 | 1 | 100.00 |
CONT_ASSIGN | 63 | 1 | 1 | 100.00 |
CONT_ASSIGN | 63 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
CONT_ASSIGN | 73 | 1 | 1 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 75 | 1 | 1 | 100.00 |
CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 137 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
CONT_ASSIGN | 141 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 213 | 1 | 1 | 100.00 |
55
56 8/8 assign aon_filter_ctl[0][k] = '{
Tests: T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3
57 min_v: reg2hw_i.adc_chn0_filter_ctl[k].min_v.q,
58 max_v: reg2hw_i.adc_chn0_filter_ctl[k].max_v.q,
59 cond: reg2hw_i.adc_chn0_filter_ctl[k].cond.q,
60 en: reg2hw_i.adc_chn0_filter_ctl[k].en.q
61 };
62
63 8/8 assign aon_filter_ctl[1][k] = '{
Tests: T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3
64 min_v: reg2hw_i.adc_chn1_filter_ctl[k].min_v.q,
65 max_v: reg2hw_i.adc_chn1_filter_ctl[k].max_v.q,
66 cond: reg2hw_i.adc_chn1_filter_ctl[k].cond.q,
67 en: reg2hw_i.adc_chn1_filter_ctl[k].en.q
68 };
69 end // block: gen_filter_ctl_sync
70
71 // Recent adc channel values
72 1/1 assign adc_chn_val_o[0].adc_chn_value.de = chn0_val_we;
Tests: T1 T2 T3
73 1/1 assign adc_chn_val_o[0].adc_chn_value.d = chn0_val;
Tests: T1 T2 T3
74 1/1 assign adc_chn_val_o[1].adc_chn_value.de = chn1_val_we;
Tests: T1 T2 T3
75 1/1 assign adc_chn_val_o[1].adc_chn_value.d = chn1_val;
Tests: T1 T2 T3
76
77 // Interrupt based adc channel values
78 // The value of the adc is captured whenever an interrupt triggers.
79 // There are two cases:
80 // completion of one shot mode
81 // match detection from the filters
82 logic chn_val_intr_we;
83 1/1 assign chn_val_intr_we = reg2hw_i.adc_en_ctl.oneshot_mode.q ? oneshot_done :
Tests: T1 T2 T3
84 reg2hw_i.adc_en_ctl.adc_enable.q ? |match_pulse : '0;
85
86 1/1 assign adc_chn_val_o[0].adc_chn_value_intr.de = chn_val_intr_we;
Tests: T1 T2 T3
87 1/1 assign adc_chn_val_o[0].adc_chn_value_intr.d = chn0_val;
Tests: T1 T2 T3
88 1/1 assign adc_chn_val_o[1].adc_chn_value_intr.de = chn_val_intr_we;
Tests: T1 T2 T3
89 1/1 assign adc_chn_val_o[1].adc_chn_value_intr.d = chn1_val;
Tests: T1 T2 T3
90
91 //Connect the ports for future extension
92 assign adc_chn_val_o[0].adc_chn_value_ext.de = 1'b0;
93 assign adc_chn_val_o[0].adc_chn_value_ext.d = 2'b0;
94 assign adc_chn_val_o[1].adc_chn_value_ext.de = 1'b0;
95 assign adc_chn_val_o[1].adc_chn_value_ext.d = 2'b0;
96
97 assign adc_chn_val_o[0].adc_chn_value_intr_ext.de = 1'b0;
98 assign adc_chn_val_o[0].adc_chn_value_intr_ext.d = 2'b0;
99 assign adc_chn_val_o[1].adc_chn_value_intr_ext.de = 1'b0;
100 assign adc_chn_val_o[1].adc_chn_value_intr_ext.d = 2'b0;
101
102 // Evaluate if there is a match from chn0 and chn1 samples
103 for (genvar k = 0 ; k < NumAdcFilter ; k++) begin : gen_filter_match
104 8/8 assign chn0_match[k] = (!aon_filter_ctl[0][k].cond) ?
Tests: T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3
105 (aon_filter_ctl[0][k].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][k].max_v) :
106 (aon_filter_ctl[0][k].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][k].max_v);
107 8/8 assign chn1_match[k] = (!aon_filter_ctl[1][k].cond) ?
Tests: T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3
108 (aon_filter_ctl[1][k].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][k].max_v) :
109 (aon_filter_ctl[1][k].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][k].max_v);
110
111 // If the filter on a particular channel is NOT enabled, it does not participate in the final
112 // match decision. This means the match value should have no impact on the final result.
113 // For example, if channel 0's filter is enabled, but channel 1's is not, the match result
114 // is determined solely based on whether channel 0's filter shows a match.
115 // On the other hand, if all channel's filters are enabled, then a match is seen only when
116 // both filters match.
117 8/8 assign match[k] = |{aon_filter_ctl[0][k].en, aon_filter_ctl[1][k].en} &
Tests: T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3
118 (!aon_filter_ctl[0][k].en | (chn0_match[k] & aon_filter_ctl[0][k].en)) &
119 (!aon_filter_ctl[1][k].en | (chn1_match[k] & aon_filter_ctl[1][k].en)) ;
120
121 8/8 assign match_pulse[k] = adc_ctrl_done && match[k];
Tests: T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3 | T1 T2 T3
122
123 // Explicitly create assertions for all the matching conditions.
124 // These assertions are unwieldy and not suitable for expansion to more channels.
125 // They should be adjusted eventually.
126 `ASSERT(MatchCheck00_A, !aon_filter_ctl[0][k].en & !aon_filter_ctl[1][k].en |->
127 !match[k], clk_aon_i, !rst_aon_ni)
128 `ASSERT(MatchCheck01_A, !aon_filter_ctl[0][k].en & aon_filter_ctl[1][k].en |->
129 match[k] == chn1_match[k], clk_aon_i, !rst_aon_ni)
130 `ASSERT(MatchCheck10_A, aon_filter_ctl[0][k].en & !aon_filter_ctl[1][k].en |->
131 match[k] == chn0_match[k], clk_aon_i, !rst_aon_ni)
132 `ASSERT(MatchCheck11_A, aon_filter_ctl[0][k].en & aon_filter_ctl[1][k].en |->
133 match[k] == (chn0_match[k] & chn1_match[k]), clk_aon_i, !rst_aon_ni)
134 end
135
136 // adc filter status
137 1/1 assign aon_filter_status_o.match.d = match_pulse | reg2hw_i.filter_status.match.q;
Tests: T1 T2 T3
138 1/1 assign aon_filter_status_o.match.de = |match_pulse;
Tests: T1 T2 T3
139 // transition status
140 1/1 assign aon_filter_status_o.trans.d = aon_fsm_trans | reg2hw_i.filter_status.trans.q;
Tests: T1 T2 T3
141 1/1 assign aon_filter_status_o.trans.de = aon_fsm_trans;
Tests: T1 T2 T3
142
143 // generate wakeup to external power manager if filter status
144 // and wakeup enable are set.
145 1/1 assign wkup_req_o = |(reg2hw_i.filter_status.match.q &
Tests: T1 T2 T3
146 reg2hw_i.adc_wakeup_ctl.match_en.q) ||
147 (reg2hw_i.filter_status.trans.q &
148 reg2hw_i.adc_wakeup_ctl.trans_en.q);
149
150 //instantiate the main state machine
151 adc_ctrl_fsm u_adc_ctrl_fsm (
152 .clk_aon_i,
153 .rst_aon_ni,
154 // configuration and settings from reg interface
155 .cfg_fsm_rst_i(reg2hw_i.adc_fsm_rst.q),
156 .cfg_adc_enable_i(reg2hw_i.adc_en_ctl.adc_enable.q),
157 .cfg_oneshot_mode_i(reg2hw_i.adc_en_ctl.oneshot_mode.q),
158 .cfg_lp_mode_i(reg2hw_i.adc_pd_ctl.lp_mode.q),
159 .cfg_pwrup_time_i(reg2hw_i.adc_pd_ctl.pwrup_time.q),
160 .cfg_wakeup_time_i(reg2hw_i.adc_pd_ctl.wakeup_time.q),
161 .cfg_lp_sample_cnt_i(reg2hw_i.adc_lp_sample_ctl.q),
162 .cfg_np_sample_cnt_i(reg2hw_i.adc_sample_ctl.q),
163 //
164 .adc_ctrl_match_i(match),
165 .adc_d_i(adc_i.data),
166 .adc_d_val_i(adc_i.data_valid),
167 .adc_pd_o(adc_o.pd),
168 .adc_chn_sel_o(adc_o.channel_sel),
169 .chn0_val_we_o(chn0_val_we),
170 .chn1_val_we_o(chn1_val_we),
171 .chn0_val_o(chn0_val),
172 .chn1_val_o(chn1_val),
173 .adc_ctrl_done_o(adc_ctrl_done),
174 .oneshot_done_o(oneshot_done),
175 .aon_fsm_state_o,
176 .aon_fsm_trans_o(aon_fsm_trans)
177 );
178
179 // synchronzie from clk_aon into cfg domain
180 logic cfg_oneshot_done;
181 prim_pulse_sync u_oneshot_done_sync (
182 .clk_src_i(clk_aon_i),
183 .rst_src_ni(rst_aon_ni),
184 .src_pulse_i(oneshot_done),
185 .clk_dst_i(clk_i),
186 .rst_dst_ni(rst_ni),
187 .dst_pulse_o(cfg_oneshot_done)
188 );
189
190 //Instantiate the interrupt module
191 adc_ctrl_intr u_adc_ctrl_intr (
192 .clk_i,
193 .rst_ni,
194 .clk_aon_i,
195 .rst_aon_ni,
196 .aon_filter_match_i(match_pulse),
197 .aon_fsm_trans_i(aon_fsm_trans),
198 .cfg_oneshot_done_i(cfg_oneshot_done),
199 .cfg_intr_en_i(reg2hw_i.adc_intr_ctl.match_en.q),
200 .cfg_intr_trans_en_i(reg2hw_i.adc_intr_ctl.trans_en.q),
201 .cfg_oneshot_done_en_i(reg2hw_i.adc_intr_ctl.oneshot_en.q),
202 .intr_state_i(reg2hw_i.intr_state),
203 .intr_enable_i(reg2hw_i.intr_enable),
204 .intr_test_i(reg2hw_i.intr_test),
205 .intr_state_o,
206 .adc_intr_status_i(reg2hw_i.adc_intr_status),
207 .adc_intr_status_o,
208 .intr_o
209 );
210
211 // unused register inputs
212 logic unused_cfgs;
213 1/1 assign unused_cfgs = ^reg2hw_i;
Tests: T1 T2 T3
Cond Coverage for Module :
adc_ctrl_core
| Total | Covered | Percent |
Conditions | 293 | 293 | 100.00 |
Logical | 293 | 293 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION (reg2hw_i.adc_en_ctl.oneshot_mode.q ? oneshot_done : (reg2hw_i.adc_en_ctl.adc_enable.q ? ((|match_pulse)) : '0))
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 83
SUB-EXPRESSION (reg2hw_i.adc_en_ctl.adc_enable.q ? ((|match_pulse)) : '0)
----------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 104
EXPRESSION
Number Term
1 ((!aon_filter_ctl[0][0].cond)) ? ((aon_filter_ctl[0][0].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][0].max_v)) : ((aon_filter_ctl[0][0].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][0].max_v)))
-1- | Status | Tests |
0 | Covered | T14,T18,T117 |
1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][0].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][0].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][0].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][0].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T18,T117 |
0 | 1 | Covered | T14,T18,T117 |
1 | 0 | Covered | T14,T18,T117 |
LINE 104
EXPRESSION
Number Term
1 ((!aon_filter_ctl[0][1].cond)) ? ((aon_filter_ctl[0][1].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][1].max_v)) : ((aon_filter_ctl[0][1].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][1].max_v)))
-1- | Status | Tests |
0 | Covered | T11,T13,T15 |
1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][1].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][1].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T16,T17 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][1].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][1].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T13,T40,T87 |
0 | 1 | Covered | T13,T40,T87 |
1 | 0 | Covered | T11,T13,T15 |
LINE 104
EXPRESSION
Number Term
1 ((!aon_filter_ctl[0][2].cond)) ? ((aon_filter_ctl[0][2].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][2].max_v)) : ((aon_filter_ctl[0][2].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][2].max_v)))
-1- | Status | Tests |
0 | Covered | T11,T13,T15 |
1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][2].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][2].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T14,T16 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][2].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][2].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T13,T15,T20 |
0 | 1 | Covered | T13,T20,T87 |
1 | 0 | Covered | T11,T13,T15 |
LINE 104
EXPRESSION
Number Term
1 ((!aon_filter_ctl[0][3].cond)) ? ((aon_filter_ctl[0][3].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][3].max_v)) : ((aon_filter_ctl[0][3].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][3].max_v)))
-1- | Status | Tests |
0 | Covered | T12,T13,T14 |
1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][3].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][3].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T16,T17 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][3].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][3].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T12,T13,T14 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T12,T13,T14 |
LINE 104
EXPRESSION
Number Term
1 ((!aon_filter_ctl[0][4].cond)) ? ((aon_filter_ctl[0][4].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][4].max_v)) : ((aon_filter_ctl[0][4].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][4].max_v)))
-1- | Status | Tests |
0 | Covered | T11,T12,T13 |
1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][4].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][4].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T16,T17 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][4].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][4].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T12,T13,T14 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T11,T12,T13 |
LINE 104
EXPRESSION
Number Term
1 ((!aon_filter_ctl[0][5].cond)) ? ((aon_filter_ctl[0][5].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][5].max_v)) : ((aon_filter_ctl[0][5].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][5].max_v)))
-1- | Status | Tests |
0 | Covered | T12,T13,T14 |
1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][5].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][5].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T15,T16 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][5].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][5].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T12,T13,T14 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T12,T13,T14 |
LINE 104
EXPRESSION
Number Term
1 ((!aon_filter_ctl[0][6].cond)) ? ((aon_filter_ctl[0][6].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][6].max_v)) : ((aon_filter_ctl[0][6].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][6].max_v)))
-1- | Status | Tests |
0 | Covered | T14,T18,T20 |
1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][6].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][6].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][6].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][6].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T18,T20 |
0 | 1 | Covered | T14,T18,T20 |
1 | 0 | Covered | T14,T18,T20 |
LINE 104
EXPRESSION
Number Term
1 ((!aon_filter_ctl[0][7].cond)) ? ((aon_filter_ctl[0][7].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][7].max_v)) : ((aon_filter_ctl[0][7].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][7].max_v)))
-1- | Status | Tests |
0 | Covered | T11,T14,T15 |
1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][7].min_v <= chn0_val) && (chn0_val <= aon_filter_ctl[0][7].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T18 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 104
SUB-EXPRESSION ((aon_filter_ctl[0][7].min_v > chn0_val) || (chn0_val > aon_filter_ctl[0][7].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T16,T17 |
0 | 1 | Covered | T14,T16,T17 |
1 | 0 | Covered | T11,T14,T15 |
LINE 107
EXPRESSION
Number Term
1 ((!aon_filter_ctl[1][0].cond)) ? ((aon_filter_ctl[1][0].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][0].max_v)) : ((aon_filter_ctl[1][0].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][0].max_v)))
-1- | Status | Tests |
0 | Covered | T13,T15,T18 |
1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][0].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][0].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T14 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][0].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][0].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T13,T18,T87 |
0 | 1 | Covered | T13,T18,T87 |
1 | 0 | Covered | T13,T15,T18 |
LINE 107
EXPRESSION
Number Term
1 ((!aon_filter_ctl[1][1].cond)) ? ((aon_filter_ctl[1][1].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][1].max_v)) : ((aon_filter_ctl[1][1].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][1].max_v)))
-1- | Status | Tests |
0 | Covered | T11,T12,T13 |
1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][1].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][1].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T16,T17 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][1].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][1].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T12,T13,T40 |
0 | 1 | Covered | T12,T13,T40 |
1 | 0 | Covered | T11,T12,T13 |
LINE 107
EXPRESSION
Number Term
1 ((!aon_filter_ctl[1][2].cond)) ? ((aon_filter_ctl[1][2].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][2].max_v)) : ((aon_filter_ctl[1][2].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][2].max_v)))
-1- | Status | Tests |
0 | Covered | T11,T13,T15 |
1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][2].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][2].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T14,T16 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][2].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][2].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T13,T15,T20 |
0 | 1 | Covered | T13,T15,T20 |
1 | 0 | Covered | T11,T13,T15 |
LINE 107
EXPRESSION
Number Term
1 ((!aon_filter_ctl[1][3].cond)) ? ((aon_filter_ctl[1][3].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][3].max_v)) : ((aon_filter_ctl[1][3].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][3].max_v)))
-1- | Status | Tests |
0 | Covered | T12,T13,T14 |
1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][3].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][3].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T16,T17 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][3].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][3].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T12,T13,T14 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T12,T13,T14 |
LINE 107
EXPRESSION
Number Term
1 ((!aon_filter_ctl[1][4].cond)) ? ((aon_filter_ctl[1][4].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][4].max_v)) : ((aon_filter_ctl[1][4].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][4].max_v)))
-1- | Status | Tests |
0 | Covered | T11,T12,T13 |
1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][4].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][4].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T16,T17 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][4].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][4].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T12,T13,T14 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T11,T12,T13 |
LINE 107
EXPRESSION
Number Term
1 ((!aon_filter_ctl[1][5].cond)) ? ((aon_filter_ctl[1][5].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][5].max_v)) : ((aon_filter_ctl[1][5].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][5].max_v)))
-1- | Status | Tests |
0 | Covered | T12,T13,T14 |
1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][5].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][5].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T15,T16 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][5].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][5].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T12,T13,T14 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T12,T13,T14 |
LINE 107
EXPRESSION
Number Term
1 ((!aon_filter_ctl[1][6].cond)) ? ((aon_filter_ctl[1][6].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][6].max_v)) : ((aon_filter_ctl[1][6].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][6].max_v)))
-1- | Status | Tests |
0 | Covered | T14,T18,T20 |
1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][6].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][6].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][6].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][6].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T18,T20 |
0 | 1 | Covered | T14,T18,T20 |
1 | 0 | Covered | T14,T18,T20 |
LINE 107
EXPRESSION
Number Term
1 ((!aon_filter_ctl[1][7].cond)) ? ((aon_filter_ctl[1][7].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][7].max_v)) : ((aon_filter_ctl[1][7].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][7].max_v)))
-1- | Status | Tests |
0 | Covered | T11,T14,T15 |
1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][7].min_v <= chn1_val) && (chn1_val <= aon_filter_ctl[1][7].max_v))
--------------------1------------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T18 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 107
SUB-EXPRESSION ((aon_filter_ctl[1][7].min_v > chn1_val) || (chn1_val > aon_filter_ctl[1][7].max_v))
-------------------1------------------- -------------------2-------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T16,T17 |
0 | 1 | Covered | T14,T16,T17 |
1 | 0 | Covered | T11,T14,T15 |
LINE 117
EXPRESSION
Number Term
1 ((|{aon_filter_ctl[0][0].en, aon_filter_ctl[1][0].en})) &
2 (((!aon_filter_ctl[0][0].en)) | (chn0_match[0] & aon_filter_ctl[0][0].en)) &
3 (((!aon_filter_ctl[1][0].en)) | (chn1_match[0] & aon_filter_ctl[1][0].en)))
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T11,T15,T16 |
1 | 1 | 0 | Covered | T16,T17,T19 |
1 | 1 | 1 | Covered | T11,T12,T16 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[0][0].en)) | (chn0_match[0] & aon_filter_ctl[0][0].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T15,T16 |
0 | 1 | Covered | T11,T12,T16 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn0_match[0] & aon_filter_ctl[0][0].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T16 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[1][0].en)) | (chn1_match[0] & aon_filter_ctl[1][0].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T17,T19 |
0 | 1 | Covered | T11,T12,T16 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn1_match[0] & aon_filter_ctl[1][0].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T17,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T16 |
LINE 117
EXPRESSION
Number Term
1 ((|{aon_filter_ctl[0][1].en, aon_filter_ctl[1][1].en})) &
2 (((!aon_filter_ctl[0][1].en)) | (chn0_match[1] & aon_filter_ctl[0][1].en)) &
3 (((!aon_filter_ctl[1][1].en)) | (chn1_match[1] & aon_filter_ctl[1][1].en)))
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T13,T16,T17 |
1 | 1 | 0 | Covered | T13,T16,T17 |
1 | 1 | 1 | Covered | T13,T16,T17 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[0][1].en)) | (chn0_match[1] & aon_filter_ctl[0][1].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T13,T16,T17 |
0 | 1 | Covered | T13,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn0_match[1] & aon_filter_ctl[0][1].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T16,T17 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[1][1].en)) | (chn1_match[1] & aon_filter_ctl[1][1].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T13,T16,T17 |
0 | 1 | Covered | T13,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn1_match[1] & aon_filter_ctl[1][1].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T16,T17 |
LINE 117
EXPRESSION
Number Term
1 ((|{aon_filter_ctl[0][2].en, aon_filter_ctl[1][2].en})) &
2 (((!aon_filter_ctl[0][2].en)) | (chn0_match[2] & aon_filter_ctl[0][2].en)) &
3 (((!aon_filter_ctl[1][2].en)) | (chn1_match[2] & aon_filter_ctl[1][2].en)))
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T14,T16,T17 |
1 | 1 | 0 | Covered | T14,T16,T17 |
1 | 1 | 1 | Covered | T11,T14,T16 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[0][2].en)) | (chn0_match[2] & aon_filter_ctl[0][2].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T16,T17 |
0 | 1 | Covered | T11,T14,T16 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn0_match[2] & aon_filter_ctl[0][2].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T14,T16 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[1][2].en)) | (chn1_match[2] & aon_filter_ctl[1][2].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T16,T17 |
0 | 1 | Covered | T11,T14,T16 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn1_match[2] & aon_filter_ctl[1][2].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T14,T16 |
LINE 117
EXPRESSION
Number Term
1 ((|{aon_filter_ctl[0][3].en, aon_filter_ctl[1][3].en})) &
2 (((!aon_filter_ctl[0][3].en)) | (chn0_match[3] & aon_filter_ctl[0][3].en)) &
3 (((!aon_filter_ctl[1][3].en)) | (chn1_match[3] & aon_filter_ctl[1][3].en)))
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T12,T13,T14 |
1 | 1 | 0 | Covered | T12,T13,T14 |
1 | 1 | 1 | Covered | T12,T13,T14 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[0][3].en)) | (chn0_match[3] & aon_filter_ctl[0][3].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn0_match[3] & aon_filter_ctl[0][3].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T14 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[1][3].en)) | (chn1_match[3] & aon_filter_ctl[1][3].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn1_match[3] & aon_filter_ctl[1][3].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T14 |
LINE 117
EXPRESSION
Number Term
1 ((|{aon_filter_ctl[0][4].en, aon_filter_ctl[1][4].en})) &
2 (((!aon_filter_ctl[0][4].en)) | (chn0_match[4] & aon_filter_ctl[0][4].en)) &
3 (((!aon_filter_ctl[1][4].en)) | (chn1_match[4] & aon_filter_ctl[1][4].en)))
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T12,T13,T16 |
1 | 1 | 0 | Covered | T12,T13,T16 |
1 | 1 | 1 | Covered | T11,T12,T13 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[0][4].en)) | (chn0_match[4] & aon_filter_ctl[0][4].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T12,T13,T15 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn0_match[4] & aon_filter_ctl[0][4].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[1][4].en)) | (chn1_match[4] & aon_filter_ctl[1][4].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T12,T13,T15 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn1_match[4] & aon_filter_ctl[1][4].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
LINE 117
EXPRESSION
Number Term
1 ((|{aon_filter_ctl[0][5].en, aon_filter_ctl[1][5].en})) &
2 (((!aon_filter_ctl[0][5].en)) | (chn0_match[5] & aon_filter_ctl[0][5].en)) &
3 (((!aon_filter_ctl[1][5].en)) | (chn1_match[5] & aon_filter_ctl[1][5].en)))
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T14,T15,T16 |
1 | 1 | 0 | Covered | T14,T16,T17 |
1 | 1 | 1 | Covered | T14,T15,T16 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[0][5].en)) | (chn0_match[5] & aon_filter_ctl[0][5].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T14,T15 |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn0_match[5] & aon_filter_ctl[0][5].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T15,T16 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[1][5].en)) | (chn1_match[5] & aon_filter_ctl[1][5].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T14,T15 |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn1_match[5] & aon_filter_ctl[1][5].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T15,T16 |
LINE 117
EXPRESSION
Number Term
1 ((|{aon_filter_ctl[0][6].en, aon_filter_ctl[1][6].en})) &
2 (((!aon_filter_ctl[0][6].en)) | (chn0_match[6] & aon_filter_ctl[0][6].en)) &
3 (((!aon_filter_ctl[1][6].en)) | (chn1_match[6] & aon_filter_ctl[1][6].en)))
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T13,T14,T16 |
1 | 1 | 0 | Covered | T13,T14,T16 |
1 | 1 | 1 | Covered | T13,T14,T16 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[0][6].en)) | (chn0_match[6] & aon_filter_ctl[0][6].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T13,T14,T15 |
0 | 1 | Covered | T13,T14,T16 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn0_match[6] & aon_filter_ctl[0][6].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T14,T16 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[1][6].en)) | (chn1_match[6] & aon_filter_ctl[1][6].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T13,T14,T15 |
0 | 1 | Covered | T13,T14,T16 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn1_match[6] & aon_filter_ctl[1][6].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T14,T16 |
LINE 117
EXPRESSION
Number Term
1 ((|{aon_filter_ctl[0][7].en, aon_filter_ctl[1][7].en})) &
2 (((!aon_filter_ctl[0][7].en)) | (chn0_match[7] & aon_filter_ctl[0][7].en)) &
3 (((!aon_filter_ctl[1][7].en)) | (chn1_match[7] & aon_filter_ctl[1][7].en)))
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T16,T17,T19 |
1 | 1 | 0 | Covered | T17,T19,T20 |
1 | 1 | 1 | Covered | T11,T16,T17 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[0][7].en)) | (chn0_match[7] & aon_filter_ctl[0][7].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T17,T19 |
0 | 1 | Covered | T11,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn0_match[7] & aon_filter_ctl[0][7].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T17,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T16,T17 |
LINE 117
SUB-EXPRESSION (((!aon_filter_ctl[1][7].en)) | (chn1_match[7] & aon_filter_ctl[1][7].en))
--------------1------------- --------------------2--------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T17,T19 |
0 | 1 | Covered | T11,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
LINE 117
SUB-EXPRESSION (chn1_match[7] & aon_filter_ctl[1][7].en)
------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T17,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T16,T17 |
LINE 121
EXPRESSION (adc_ctrl_done && match[0])
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T16 |
1 | 0 | Covered | T12,T13,T14 |
1 | 1 | Covered | T12,T16,T17 |
LINE 121
EXPRESSION (adc_ctrl_done && match[1])
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T16,T17 |
1 | 0 | Covered | T12,T13,T14 |
1 | 1 | Covered | T13,T16,T17 |
LINE 121
EXPRESSION (adc_ctrl_done && match[2])
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T14,T16 |
1 | 0 | Covered | T12,T13,T14 |
1 | 1 | Covered | T14,T16,T17 |
LINE 121
EXPRESSION (adc_ctrl_done && match[3])
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T12,T13,T14 |
1 | 1 | Covered | T12,T13,T14 |
LINE 121
EXPRESSION (adc_ctrl_done && match[4])
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T12,T13,T14 |
1 | 1 | Covered | T12,T13,T16 |
LINE 121
EXPRESSION (adc_ctrl_done && match[5])
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T12,T13,T14 |
1 | 1 | Covered | T14,T15,T16 |
LINE 121
EXPRESSION (adc_ctrl_done && match[6])
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T16 |
1 | 0 | Covered | T12,T13,T14 |
1 | 1 | Covered | T13,T14,T16 |
LINE 121
EXPRESSION (adc_ctrl_done && match[7])
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T16,T17 |
1 | 0 | Covered | T12,T13,T14 |
1 | 1 | Covered | T16,T17,T19 |
LINE 140
EXPRESSION (aon_fsm_trans | reg2hw_i.filter_status.trans.q)
------1------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T14,T15 |
1 | 0 | Covered | T11,T14,T15 |
LINE 145
EXPRESSION (((|(reg2hw_i.filter_status.match.q & reg2hw_i.adc_wakeup_ctl.match_en.q))) || (reg2hw_i.filter_status.trans.q & reg2hw_i.adc_wakeup_ctl.trans_en.q))
-------------------------------------1------------------------------------ ----------------------------------2----------------------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T14,T15 |
1 | 0 | Covered | T14,T18,T19 |
LINE 145
SUB-EXPRESSION (reg2hw_i.filter_status.trans.q & reg2hw_i.adc_wakeup_ctl.trans_en.q)
---------------1-------------- -----------------2----------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T14,T15 |
1 | 0 | Covered | T19,T20,T40 |
1 | 1 | Covered | T11,T14,T15 |
Branch Coverage for Module :
adc_ctrl_core
| Line No. | Total | Covered | Percent |
Branches |
|
35 |
35 |
100.00 |
TERNARY |
83 |
3 |
3 |
100.00 |
TERNARY |
104 |
2 |
2 |
100.00 |
TERNARY |
107 |
2 |
2 |
100.00 |
TERNARY |
104 |
2 |
2 |
100.00 |
TERNARY |
107 |
2 |
2 |
100.00 |
TERNARY |
104 |
2 |
2 |
100.00 |
TERNARY |
107 |
2 |
2 |
100.00 |
TERNARY |
104 |
2 |
2 |
100.00 |
TERNARY |
107 |
2 |
2 |
100.00 |
TERNARY |
104 |
2 |
2 |
100.00 |
TERNARY |
107 |
2 |
2 |
100.00 |
TERNARY |
104 |
2 |
2 |
100.00 |
TERNARY |
107 |
2 |
2 |
100.00 |
TERNARY |
104 |
2 |
2 |
100.00 |
TERNARY |
107 |
2 |
2 |
100.00 |
TERNARY |
104 |
2 |
2 |
100.00 |
TERNARY |
107 |
2 |
2 |
100.00 |
83 assign chn_val_intr_we = reg2hw_i.adc_en_ctl.oneshot_mode.q ? oneshot_done :
-1-
==>
84 reg2hw_i.adc_en_ctl.adc_enable.q ? |match_pulse : '0;
-2-
==>
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T4 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T1,T2,T3 |
104 assign chn0_match[k] = (!aon_filter_ctl[0][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T14,T18,T117 |
107 assign chn1_match[k] = (!aon_filter_ctl[1][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T13,T15,T18 |
104 assign chn0_match[k] = (!aon_filter_ctl[0][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T13,T15 |
107 assign chn1_match[k] = (!aon_filter_ctl[1][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T12,T13 |
104 assign chn0_match[k] = (!aon_filter_ctl[0][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T13,T15 |
107 assign chn1_match[k] = (!aon_filter_ctl[1][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T13,T15 |
104 assign chn0_match[k] = (!aon_filter_ctl[0][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T12,T13,T14 |
107 assign chn1_match[k] = (!aon_filter_ctl[1][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T12,T13,T14 |
104 assign chn0_match[k] = (!aon_filter_ctl[0][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T12,T13 |
107 assign chn1_match[k] = (!aon_filter_ctl[1][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T12,T13 |
104 assign chn0_match[k] = (!aon_filter_ctl[0][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T12,T13,T14 |
107 assign chn1_match[k] = (!aon_filter_ctl[1][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T12,T13,T14 |
104 assign chn0_match[k] = (!aon_filter_ctl[0][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T14,T18,T20 |
107 assign chn1_match[k] = (!aon_filter_ctl[1][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T14,T18,T20 |
104 assign chn0_match[k] = (!aon_filter_ctl[0][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T14,T15 |
107 assign chn1_match[k] = (!aon_filter_ctl[1][k].cond) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T14,T15 |
Assert Coverage for Module :
adc_ctrl_core
Assertion Details
MaxFilters_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
33637411 |
0 |
0 |
T1 |
1198 |
1098 |
0 |
0 |
T2 |
518 |
166 |
0 |
0 |
T3 |
82 |
6 |
0 |
0 |
T4 |
723 |
652 |
0 |
0 |
T5 |
7053 |
6993 |
0 |
0 |
T6 |
1142 |
1087 |
0 |
0 |
T7 |
628 |
569 |
0 |
0 |
T8 |
1174 |
1097 |
0 |
0 |
T21 |
1543 |
5 |
0 |
0 |
T22 |
117 |
26 |
0 |
0 |
gen_filter_match[0].MatchCheck00_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
9436399 |
0 |
0 |
T1 |
1198 |
1098 |
0 |
0 |
T2 |
518 |
166 |
0 |
0 |
T3 |
82 |
6 |
0 |
0 |
T4 |
723 |
652 |
0 |
0 |
T5 |
7053 |
6993 |
0 |
0 |
T6 |
1142 |
1087 |
0 |
0 |
T7 |
628 |
569 |
0 |
0 |
T8 |
1174 |
1097 |
0 |
0 |
T21 |
1543 |
5 |
0 |
0 |
T22 |
117 |
26 |
0 |
0 |
gen_filter_match[0].MatchCheck01_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
2906685 |
0 |
0 |
T20 |
33952 |
32897 |
0 |
0 |
T40 |
40715 |
0 |
0 |
0 |
T41 |
66506 |
0 |
0 |
0 |
T43 |
0 |
133 |
0 |
0 |
T45 |
0 |
852 |
0 |
0 |
T52 |
0 |
37230 |
0 |
0 |
T86 |
846 |
0 |
0 |
0 |
T87 |
65072 |
33339 |
0 |
0 |
T88 |
33387 |
0 |
0 |
0 |
T117 |
32999 |
0 |
0 |
0 |
T118 |
0 |
33906 |
0 |
0 |
T119 |
0 |
32870 |
0 |
0 |
T120 |
0 |
64903 |
0 |
0 |
T121 |
0 |
3 |
0 |
0 |
T122 |
0 |
34359 |
0 |
0 |
T123 |
77 |
0 |
0 |
0 |
T124 |
6729 |
0 |
0 |
0 |
T125 |
1200 |
0 |
0 |
0 |
gen_filter_match[0].MatchCheck10_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
1847687 |
0 |
0 |
T11 |
1619 |
671 |
0 |
0 |
T12 |
32455 |
0 |
0 |
0 |
T13 |
39480 |
0 |
0 |
0 |
T14 |
33534 |
0 |
0 |
0 |
T15 |
3729 |
3184 |
0 |
0 |
T18 |
0 |
34421 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T38 |
0 |
66602 |
0 |
0 |
T40 |
0 |
40641 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T53 |
0 |
34007 |
0 |
0 |
T91 |
0 |
1 |
0 |
0 |
T121 |
0 |
2 |
0 |
0 |
gen_filter_match[0].MatchCheck11_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
19446640 |
0 |
0 |
T11 |
1619 |
4 |
0 |
0 |
T12 |
32455 |
145 |
0 |
0 |
T13 |
39480 |
0 |
0 |
0 |
T14 |
33534 |
0 |
0 |
0 |
T15 |
3729 |
0 |
0 |
0 |
T16 |
0 |
32841 |
0 |
0 |
T17 |
0 |
66695 |
0 |
0 |
T19 |
0 |
116140 |
0 |
0 |
T20 |
0 |
698 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T41 |
0 |
66406 |
0 |
0 |
T53 |
0 |
36323 |
0 |
0 |
T88 |
0 |
33319 |
0 |
0 |
T117 |
0 |
32904 |
0 |
0 |
gen_filter_match[1].MatchCheck00_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
11307851 |
0 |
0 |
T1 |
1198 |
1098 |
0 |
0 |
T2 |
518 |
166 |
0 |
0 |
T3 |
82 |
6 |
0 |
0 |
T4 |
723 |
652 |
0 |
0 |
T5 |
7053 |
6993 |
0 |
0 |
T6 |
1142 |
1087 |
0 |
0 |
T7 |
628 |
569 |
0 |
0 |
T8 |
1174 |
1097 |
0 |
0 |
T21 |
1543 |
5 |
0 |
0 |
T22 |
117 |
26 |
0 |
0 |
gen_filter_match[1].MatchCheck01_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
1193736 |
0 |
0 |
T42 |
2346 |
0 |
0 |
0 |
T44 |
0 |
774 |
0 |
0 |
T53 |
70390 |
36323 |
0 |
0 |
T58 |
45077 |
0 |
0 |
0 |
T66 |
72698 |
0 |
0 |
0 |
T90 |
1138 |
0 |
0 |
0 |
T91 |
32801 |
0 |
0 |
0 |
T92 |
32420 |
0 |
0 |
0 |
T93 |
74007 |
0 |
0 |
0 |
T94 |
34173 |
0 |
0 |
0 |
T126 |
0 |
33798 |
0 |
0 |
T127 |
0 |
34433 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T130 |
0 |
33178 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T132 |
0 |
36502 |
0 |
0 |
T133 |
0 |
32468 |
0 |
0 |
T134 |
86 |
0 |
0 |
0 |
gen_filter_match[1].MatchCheck10_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
1743497 |
0 |
0 |
T13 |
39480 |
1 |
0 |
0 |
T14 |
33534 |
0 |
0 |
0 |
T15 |
3729 |
0 |
0 |
0 |
T16 |
32908 |
0 |
0 |
0 |
T17 |
66788 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T66 |
0 |
33703 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T91 |
0 |
1 |
0 |
0 |
T121 |
0 |
32515 |
0 |
0 |
T135 |
0 |
33705 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T137 |
0 |
2 |
0 |
0 |
gen_filter_match[1].MatchCheck11_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
19392327 |
0 |
0 |
T13 |
39480 |
32668 |
0 |
0 |
T14 |
33534 |
0 |
0 |
0 |
T15 |
3729 |
0 |
0 |
0 |
T16 |
32908 |
32841 |
0 |
0 |
T17 |
66788 |
66695 |
0 |
0 |
T18 |
0 |
34421 |
0 |
0 |
T19 |
0 |
116140 |
0 |
0 |
T20 |
0 |
32897 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T40 |
0 |
40641 |
0 |
0 |
T41 |
0 |
66406 |
0 |
0 |
T87 |
0 |
33339 |
0 |
0 |
T88 |
0 |
33318 |
0 |
0 |
gen_filter_match[2].MatchCheck00_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
11758905 |
0 |
0 |
T1 |
1198 |
1098 |
0 |
0 |
T2 |
518 |
166 |
0 |
0 |
T3 |
82 |
6 |
0 |
0 |
T4 |
723 |
652 |
0 |
0 |
T5 |
7053 |
6993 |
0 |
0 |
T6 |
1142 |
1087 |
0 |
0 |
T7 |
628 |
569 |
0 |
0 |
T8 |
1174 |
1097 |
0 |
0 |
T21 |
1543 |
5 |
0 |
0 |
T22 |
117 |
26 |
0 |
0 |
gen_filter_match[2].MatchCheck01_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
728748 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T42 |
2346 |
0 |
0 |
0 |
T52 |
37314 |
0 |
0 |
0 |
T53 |
70390 |
0 |
0 |
0 |
T58 |
45077 |
0 |
0 |
0 |
T60 |
0 |
31984 |
0 |
0 |
T90 |
1138 |
0 |
0 |
0 |
T91 |
32801 |
0 |
0 |
0 |
T92 |
32420 |
0 |
0 |
0 |
T95 |
0 |
69662 |
0 |
0 |
T117 |
32999 |
32904 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T134 |
86 |
0 |
0 |
0 |
T135 |
0 |
1 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T138 |
0 |
40052 |
0 |
0 |
T139 |
0 |
32542 |
0 |
0 |
T140 |
0 |
47606 |
0 |
0 |
T141 |
807 |
0 |
0 |
0 |
gen_filter_match[2].MatchCheck10_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
500945 |
0 |
0 |
T19 |
116197 |
1 |
0 |
0 |
T20 |
33952 |
698 |
0 |
0 |
T40 |
40715 |
0 |
0 |
0 |
T41 |
66506 |
2 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T86 |
846 |
0 |
0 |
0 |
T87 |
65072 |
0 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T91 |
0 |
1 |
0 |
0 |
T123 |
77 |
0 |
0 |
0 |
T124 |
6729 |
0 |
0 |
0 |
T125 |
1200 |
0 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T131 |
0 |
2 |
0 |
0 |
T137 |
0 |
2 |
0 |
0 |
T142 |
0 |
31928 |
0 |
0 |
T143 |
4928 |
0 |
0 |
0 |
gen_filter_match[2].MatchCheck11_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
20648813 |
0 |
0 |
T11 |
1619 |
672 |
0 |
0 |
T12 |
32455 |
0 |
0 |
0 |
T13 |
39480 |
0 |
0 |
0 |
T14 |
33534 |
33480 |
0 |
0 |
T15 |
3729 |
0 |
0 |
0 |
T16 |
0 |
32841 |
0 |
0 |
T17 |
0 |
66695 |
0 |
0 |
T18 |
0 |
34421 |
0 |
0 |
T19 |
0 |
116140 |
0 |
0 |
T20 |
0 |
32897 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T40 |
0 |
40641 |
0 |
0 |
T41 |
0 |
66405 |
0 |
0 |
T87 |
0 |
64995 |
0 |
0 |
gen_filter_match[3].MatchCheck00_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
12024174 |
0 |
0 |
T1 |
1198 |
1098 |
0 |
0 |
T2 |
518 |
166 |
0 |
0 |
T3 |
82 |
6 |
0 |
0 |
T4 |
723 |
652 |
0 |
0 |
T5 |
7053 |
6993 |
0 |
0 |
T6 |
1142 |
1087 |
0 |
0 |
T7 |
628 |
569 |
0 |
0 |
T8 |
1174 |
1097 |
0 |
0 |
T21 |
1543 |
5 |
0 |
0 |
T22 |
117 |
26 |
0 |
0 |
gen_filter_match[3].MatchCheck01_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
297931 |
0 |
0 |
T44 |
1738 |
0 |
0 |
0 |
T56 |
19136 |
0 |
0 |
0 |
T121 |
0 |
3 |
0 |
0 |
T128 |
0 |
34010 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T135 |
99770 |
1 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T146 |
0 |
2 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
32906 |
0 |
0 |
0 |
T150 |
35635 |
0 |
0 |
0 |
T151 |
64303 |
0 |
0 |
0 |
T152 |
103 |
0 |
0 |
0 |
T153 |
1178 |
0 |
0 |
0 |
T154 |
81038 |
0 |
0 |
0 |
T155 |
4789 |
0 |
0 |
0 |
gen_filter_match[3].MatchCheck10_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
299073 |
0 |
0 |
T13 |
39480 |
1 |
0 |
0 |
T14 |
33534 |
0 |
0 |
0 |
T15 |
3729 |
0 |
0 |
0 |
T16 |
32908 |
0 |
0 |
0 |
T17 |
66788 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T121 |
0 |
2 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T137 |
0 |
1 |
0 |
0 |
gen_filter_match[3].MatchCheck11_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
21016233 |
0 |
0 |
T11 |
1619 |
672 |
0 |
0 |
T12 |
32455 |
31677 |
0 |
0 |
T13 |
39480 |
32668 |
0 |
0 |
T14 |
33534 |
33480 |
0 |
0 |
T15 |
3729 |
0 |
0 |
0 |
T16 |
0 |
32841 |
0 |
0 |
T17 |
0 |
66695 |
0 |
0 |
T18 |
0 |
34421 |
0 |
0 |
T19 |
0 |
116140 |
0 |
0 |
T20 |
0 |
698 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T40 |
0 |
40640 |
0 |
0 |
gen_filter_match[4].MatchCheck00_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
12586872 |
0 |
0 |
T1 |
1198 |
1098 |
0 |
0 |
T2 |
518 |
166 |
0 |
0 |
T3 |
82 |
6 |
0 |
0 |
T4 |
723 |
652 |
0 |
0 |
T5 |
7053 |
6993 |
0 |
0 |
T6 |
1142 |
1087 |
0 |
0 |
T7 |
628 |
569 |
0 |
0 |
T8 |
1174 |
1097 |
0 |
0 |
T21 |
1543 |
5 |
0 |
0 |
T22 |
117 |
26 |
0 |
0 |
gen_filter_match[4].MatchCheck01_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
32207 |
0 |
0 |
T131 |
99564 |
1 |
0 |
0 |
T132 |
105259 |
0 |
0 |
0 |
T133 |
99589 |
0 |
0 |
0 |
T156 |
0 |
32200 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T163 |
845 |
0 |
0 |
0 |
T164 |
5792 |
0 |
0 |
0 |
T165 |
113 |
0 |
0 |
0 |
T166 |
1137 |
0 |
0 |
0 |
T167 |
71399 |
0 |
0 |
0 |
T168 |
66121 |
0 |
0 |
0 |
T169 |
99957 |
0 |
0 |
0 |
gen_filter_match[4].MatchCheck10_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
66685 |
0 |
0 |
T13 |
39480 |
1 |
0 |
0 |
T14 |
33534 |
0 |
0 |
0 |
T15 |
3729 |
0 |
0 |
0 |
T16 |
32908 |
0 |
0 |
0 |
T17 |
66788 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T91 |
0 |
1 |
0 |
0 |
T121 |
0 |
3 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T137 |
0 |
1 |
0 |
0 |
gen_filter_match[4].MatchCheck11_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
20951647 |
0 |
0 |
T11 |
1619 |
672 |
0 |
0 |
T12 |
32455 |
31677 |
0 |
0 |
T13 |
39480 |
32668 |
0 |
0 |
T14 |
33534 |
0 |
0 |
0 |
T15 |
3729 |
3184 |
0 |
0 |
T16 |
0 |
32841 |
0 |
0 |
T17 |
0 |
66695 |
0 |
0 |
T18 |
0 |
34421 |
0 |
0 |
T19 |
0 |
116140 |
0 |
0 |
T20 |
0 |
698 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T41 |
0 |
66405 |
0 |
0 |
gen_filter_match[5].MatchCheck00_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
11768934 |
0 |
0 |
T1 |
1198 |
1098 |
0 |
0 |
T2 |
518 |
166 |
0 |
0 |
T3 |
82 |
6 |
0 |
0 |
T4 |
723 |
652 |
0 |
0 |
T5 |
7053 |
6993 |
0 |
0 |
T6 |
1142 |
1087 |
0 |
0 |
T7 |
628 |
569 |
0 |
0 |
T8 |
1174 |
1097 |
0 |
0 |
T21 |
1543 |
5 |
0 |
0 |
T22 |
117 |
26 |
0 |
0 |
gen_filter_match[5].MatchCheck01_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
16 |
0 |
0 |
T44 |
1738 |
0 |
0 |
0 |
T56 |
19136 |
0 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T135 |
99770 |
1 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T146 |
0 |
2 |
0 |
0 |
T149 |
32906 |
0 |
0 |
0 |
T150 |
35635 |
0 |
0 |
0 |
T151 |
64303 |
0 |
0 |
0 |
T152 |
103 |
0 |
0 |
0 |
T153 |
1178 |
0 |
0 |
0 |
T154 |
81038 |
0 |
0 |
0 |
T155 |
4789 |
0 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T170 |
0 |
1 |
0 |
0 |
T171 |
0 |
1 |
0 |
0 |
T172 |
0 |
1 |
0 |
0 |
gen_filter_match[5].MatchCheck10_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
93 |
0 |
0 |
T19 |
116197 |
2 |
0 |
0 |
T20 |
33952 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T40 |
40715 |
1 |
0 |
0 |
T41 |
66506 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T86 |
846 |
0 |
0 |
0 |
T87 |
65072 |
0 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T91 |
0 |
1 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T121 |
0 |
2 |
0 |
0 |
T123 |
77 |
0 |
0 |
0 |
T124 |
6729 |
0 |
0 |
0 |
T125 |
1200 |
0 |
0 |
0 |
T137 |
0 |
2 |
0 |
0 |
T143 |
4928 |
0 |
0 |
0 |
gen_filter_match[5].MatchCheck11_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
21868368 |
0 |
0 |
T11 |
1619 |
672 |
0 |
0 |
T12 |
32455 |
0 |
0 |
0 |
T13 |
39480 |
0 |
0 |
0 |
T14 |
33534 |
33480 |
0 |
0 |
T15 |
3729 |
3184 |
0 |
0 |
T16 |
0 |
32841 |
0 |
0 |
T17 |
0 |
66695 |
0 |
0 |
T18 |
0 |
34421 |
0 |
0 |
T19 |
0 |
116139 |
0 |
0 |
T20 |
0 |
33595 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T40 |
0 |
40640 |
0 |
0 |
T41 |
0 |
66405 |
0 |
0 |
gen_filter_match[6].MatchCheck00_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
12523698 |
0 |
0 |
T1 |
1198 |
1098 |
0 |
0 |
T2 |
518 |
166 |
0 |
0 |
T3 |
82 |
6 |
0 |
0 |
T4 |
723 |
652 |
0 |
0 |
T5 |
7053 |
6993 |
0 |
0 |
T6 |
1142 |
1087 |
0 |
0 |
T7 |
628 |
569 |
0 |
0 |
T8 |
1174 |
1097 |
0 |
0 |
T21 |
1543 |
5 |
0 |
0 |
T22 |
117 |
26 |
0 |
0 |
gen_filter_match[6].MatchCheck01_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
11 |
0 |
0 |
T49 |
249 |
0 |
0 |
0 |
T129 |
97075 |
1 |
0 |
0 |
T130 |
97728 |
0 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T170 |
0 |
1 |
0 |
0 |
T171 |
0 |
1 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
T174 |
0 |
1 |
0 |
0 |
T175 |
0 |
1 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T177 |
65198 |
0 |
0 |
0 |
T178 |
22839 |
0 |
0 |
0 |
T179 |
716 |
0 |
0 |
0 |
T180 |
100 |
0 |
0 |
0 |
T181 |
33535 |
0 |
0 |
0 |
T182 |
67927 |
0 |
0 |
0 |
T183 |
67526 |
0 |
0 |
0 |
gen_filter_match[6].MatchCheck10_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
31918 |
0 |
0 |
T13 |
39480 |
1 |
0 |
0 |
T14 |
33534 |
0 |
0 |
0 |
T15 |
3729 |
0 |
0 |
0 |
T16 |
32908 |
0 |
0 |
0 |
T17 |
66788 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T91 |
0 |
1 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T137 |
0 |
2 |
0 |
0 |
gen_filter_match[6].MatchCheck11_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
21081784 |
0 |
0 |
T13 |
39480 |
32667 |
0 |
0 |
T14 |
33534 |
33480 |
0 |
0 |
T15 |
3729 |
3184 |
0 |
0 |
T16 |
32908 |
32841 |
0 |
0 |
T17 |
66788 |
66695 |
0 |
0 |
T18 |
0 |
34421 |
0 |
0 |
T19 |
0 |
116139 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T41 |
0 |
66405 |
0 |
0 |
T52 |
0 |
37230 |
0 |
0 |
T88 |
0 |
33318 |
0 |
0 |
gen_filter_match[7].MatchCheck00_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
12320465 |
0 |
0 |
T1 |
1198 |
1098 |
0 |
0 |
T2 |
518 |
166 |
0 |
0 |
T3 |
82 |
6 |
0 |
0 |
T4 |
723 |
652 |
0 |
0 |
T5 |
7053 |
6993 |
0 |
0 |
T6 |
1142 |
1087 |
0 |
0 |
T7 |
628 |
569 |
0 |
0 |
T8 |
1174 |
1097 |
0 |
0 |
T21 |
1543 |
5 |
0 |
0 |
T22 |
117 |
26 |
0 |
0 |
gen_filter_match[7].MatchCheck01_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
202231 |
0 |
0 |
T44 |
1738 |
0 |
0 |
0 |
T56 |
19136 |
0 |
0 |
0 |
T121 |
0 |
3 |
0 |
0 |
T135 |
99770 |
1 |
0 |
0 |
T136 |
0 |
1 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T149 |
32906 |
0 |
0 |
0 |
T150 |
35635 |
0 |
0 |
0 |
T151 |
64303 |
0 |
0 |
0 |
T152 |
103 |
0 |
0 |
0 |
T153 |
1178 |
0 |
0 |
0 |
T154 |
81038 |
0 |
0 |
0 |
T155 |
4789 |
0 |
0 |
0 |
T170 |
0 |
1 |
0 |
0 |
T184 |
0 |
32635 |
0 |
0 |
T185 |
0 |
32103 |
0 |
0 |
T186 |
0 |
33791 |
0 |
0 |
gen_filter_match[7].MatchCheck10_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
200070 |
0 |
0 |
T19 |
116197 |
1 |
0 |
0 |
T20 |
33952 |
0 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T40 |
40715 |
0 |
0 |
0 |
T41 |
66506 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T86 |
846 |
0 |
0 |
0 |
T87 |
65072 |
0 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T91 |
0 |
1 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T123 |
77 |
0 |
0 |
0 |
T124 |
6729 |
0 |
0 |
0 |
T125 |
1200 |
0 |
0 |
0 |
T135 |
0 |
1 |
0 |
0 |
T143 |
4928 |
0 |
0 |
0 |
gen_filter_match[7].MatchCheck11_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33914900 |
20914645 |
0 |
0 |
T11 |
1619 |
672 |
0 |
0 |
T12 |
32455 |
0 |
0 |
0 |
T13 |
39480 |
0 |
0 |
0 |
T14 |
33534 |
0 |
0 |
0 |
T15 |
3729 |
0 |
0 |
0 |
T16 |
0 |
32841 |
0 |
0 |
T17 |
0 |
66695 |
0 |
0 |
T19 |
0 |
116139 |
0 |
0 |
T20 |
0 |
32897 |
0 |
0 |
T23 |
1175 |
0 |
0 |
0 |
T24 |
754 |
0 |
0 |
0 |
T25 |
903 |
0 |
0 |
0 |
T26 |
85 |
0 |
0 |
0 |
T27 |
1163 |
0 |
0 |
0 |
T41 |
0 |
66404 |
0 |
0 |
T53 |
0 |
70329 |
0 |
0 |
T87 |
0 |
33339 |
0 |
0 |
T88 |
0 |
33318 |
0 |
0 |
T91 |
0 |
32731 |
0 |
0 |