Line Coverage for Module :
aon_timer
| Line No. | Total | Covered | Percent |
TOTAL | | 24 | 24 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
CONT_ASSIGN | 164 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
CONT_ASSIGN | 202 | 1 | 1 | 100.00 |
CONT_ASSIGN | 203 | 1 | 1 | 100.00 |
CONT_ASSIGN | 204 | 1 | 1 | 100.00 |
CONT_ASSIGN | 205 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 209 | 1 | 1 | 100.00 |
CONT_ASSIGN | 210 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 229 | 1 | 1 | 100.00 |
CONT_ASSIGN | 230 | 1 | 1 | 100.00 |
CONT_ASSIGN | 233 | 1 | 1 | 100.00 |
CONT_ASSIGN | 240 | 1 | 1 | 100.00 |
ALWAYS | 243 | 3 | 3 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv' or '../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
81 |
1 |
1 |
82 |
1 |
1 |
83 |
1 |
1 |
84 |
1 |
1 |
108 |
1 |
1 |
164 |
1 |
1 |
168 |
1 |
1 |
200 |
1 |
1 |
202 |
1 |
1 |
203 |
1 |
1 |
204 |
1 |
1 |
205 |
1 |
1 |
208 |
1 |
1 |
209 |
1 |
1 |
210 |
1 |
1 |
211 |
1 |
1 |
229 |
1 |
1 |
230 |
1 |
1 |
233 |
1 |
1 |
240 |
1 |
1 |
243 |
1 |
1 |
244 |
1 |
1 |
246 |
1 |
1 |
250 |
1 |
1 |
Cond Coverage for Module :
aon_timer
| Total | Covered | Percent |
Conditions | 12 | 8 | 66.67 |
Logical | 12 | 8 | 66.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 108
SUB-EXPRESSION (reg2hw.alert_test.q & reg2hw.alert_test.qe)
---------1--------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T26,T17 |
1 | 1 | Not Covered | |
LINE 164
EXPRESSION (aon_wkup_intr_set | aon_wdog_intr_set)
--------1-------- --------2--------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T26,T17 |
0 | 1 | Covered | T26,T20,T22 |
1 | 0 | Covered | T6,T17,T18 |
LINE 200
EXPRESSION (reg2hw.intr_test.wkup_timer_expired.qe | reg2hw.intr_test.wdog_timer_bark.qe)
-------------------1------------------ -----------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T26,T17 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 240
EXPRESSION (aon_rst_req_set | aon_rst_req_q)
-------1------- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T26,T17 |
0 | 1 | Covered | T26,T19,T20 |
1 | 0 | Covered | T26,T19,T20 |
Toggle Coverage for Module :
aon_timer
| Total | Covered | Percent |
Totals |
35 |
35 |
100.00 |
Total Bits |
356 |
356 |
100.00 |
Total Bits 0->1 |
178 |
178 |
100.00 |
Total Bits 1->0 |
178 |
178 |
100.00 |
| | | |
Ports |
35 |
35 |
100.00 |
Port Bits |
356 |
356 |
100.00 |
Port Bits 0->1 |
178 |
178 |
100.00 |
Port Bits 1->0 |
178 |
178 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
clk_aon_i |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
rst_ni |
Yes |
Yes |
T1,T3,T15 |
Yes |
T1,T2,T7 |
INPUT |
rst_aon_ni |
Yes |
Yes |
T1,T3,T15 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T13 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T13,T3 |
Yes |
T1,T13,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.a_address[31:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.a_source[7:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T1,T3,T15 |
Yes |
T1,T3,T15 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_user.rsp_intg[5:0] |
Yes |
Yes |
T1,*T2,*T7 |
Yes |
T1,T2,T7 |
OUTPUT |
tl_o.d_user.rsp_intg[6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
OUTPUT |
tl_o.d_sink |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_source[7:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T7 |
Yes |
T1,T2,T7 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T1,T2,T15 |
Yes |
T1,T2,T15 |
INPUT |
alert_rx_i[0].ping_n |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_rx_i[0].ping_p |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T1,T2,T15 |
Yes |
T1,T2,T15 |
OUTPUT |
lc_escalate_en_i[3:0] |
Yes |
Yes |
T6,T17,T20 |
Yes |
T6,T20,T22 |
INPUT |
intr_wkup_timer_expired_o |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
OUTPUT |
intr_wdog_timer_bark_o |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
OUTPUT |
nmi_wdog_timer_bark_o |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
OUTPUT |
wkup_req_o |
Yes |
Yes |
T11,T6,T26 |
Yes |
T5,T11,T6 |
OUTPUT |
aon_timer_rst_req_o |
Yes |
Yes |
T19,T20,T22 |
Yes |
T5,T26,T19 |
OUTPUT |
sleep_mode_i |
Yes |
Yes |
T6,T26,T18 |
Yes |
T6,T20,T22 |
INPUT |
*Tests covering at least one bit in the range
Branch Coverage for Module :
aon_timer
| Line No. | Total | Covered | Percent |
Branches |
|
2 |
2 |
100.00 |
IF |
243 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv' or '../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 243 if ((!rst_aon_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T26,T17 |
0 |
Covered |
T6,T26,T17 |
Assert Coverage for Module :
aon_timer
Assertion Details
AlertsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
609235362 |
608553050 |
0 |
0 |
T6 |
234010 |
234003 |
0 |
0 |
T17 |
12778 |
12690 |
0 |
0 |
T18 |
7594 |
7533 |
0 |
0 |
T19 |
251428 |
250723 |
0 |
0 |
T20 |
247524 |
247454 |
0 |
0 |
T21 |
99022 |
98946 |
0 |
0 |
T22 |
929398 |
929278 |
0 |
0 |
T26 |
47600 |
47524 |
0 |
0 |
T27 |
481496 |
480937 |
0 |
0 |
T28 |
41881 |
41822 |
0 |
0 |
FpvSecCmRegWeOnehotCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
609235362 |
60 |
0 |
0 |
T29 |
422567 |
10 |
0 |
0 |
T30 |
212301 |
10 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T32 |
0 |
20 |
0 |
0 |
T33 |
0 |
10 |
0 |
0 |
T34 |
175513 |
0 |
0 |
0 |
T35 |
48374 |
0 |
0 |
0 |
T36 |
3853 |
0 |
0 |
0 |
T37 |
991305 |
0 |
0 |
0 |
T38 |
264443 |
0 |
0 |
0 |
T39 |
47079 |
0 |
0 |
0 |
T40 |
146763 |
0 |
0 |
0 |
T41 |
178622 |
0 |
0 |
0 |
IntrWdogKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
609235362 |
608553050 |
0 |
0 |
T6 |
234010 |
234003 |
0 |
0 |
T17 |
12778 |
12690 |
0 |
0 |
T18 |
7594 |
7533 |
0 |
0 |
T19 |
251428 |
250723 |
0 |
0 |
T20 |
247524 |
247454 |
0 |
0 |
T21 |
99022 |
98946 |
0 |
0 |
T22 |
929398 |
929278 |
0 |
0 |
T26 |
47600 |
47524 |
0 |
0 |
T27 |
481496 |
480937 |
0 |
0 |
T28 |
41881 |
41822 |
0 |
0 |
IntrWkupKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
609235362 |
608553050 |
0 |
0 |
T6 |
234010 |
234003 |
0 |
0 |
T17 |
12778 |
12690 |
0 |
0 |
T18 |
7594 |
7533 |
0 |
0 |
T19 |
251428 |
250723 |
0 |
0 |
T20 |
247524 |
247454 |
0 |
0 |
T21 |
99022 |
98946 |
0 |
0 |
T22 |
929398 |
929278 |
0 |
0 |
T26 |
47600 |
47524 |
0 |
0 |
T27 |
481496 |
480937 |
0 |
0 |
T28 |
41881 |
41822 |
0 |
0 |
RstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2511320 |
2451558 |
0 |
0 |
T6 |
48247 |
47511 |
0 |
0 |
T17 |
81 |
30 |
0 |
0 |
T18 |
167 |
97 |
0 |
0 |
T19 |
20951 |
20826 |
0 |
0 |
T20 |
19801 |
19145 |
0 |
0 |
T21 |
823 |
750 |
0 |
0 |
T22 |
19361 |
18253 |
0 |
0 |
T26 |
97 |
16 |
0 |
0 |
T27 |
15785 |
15709 |
0 |
0 |
T28 |
87 |
15 |
0 |
0 |
TlOAReadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
609235362 |
608553050 |
0 |
0 |
T6 |
234010 |
234003 |
0 |
0 |
T17 |
12778 |
12690 |
0 |
0 |
T18 |
7594 |
7533 |
0 |
0 |
T19 |
251428 |
250723 |
0 |
0 |
T20 |
247524 |
247454 |
0 |
0 |
T21 |
99022 |
98946 |
0 |
0 |
T22 |
929398 |
929278 |
0 |
0 |
T26 |
47600 |
47524 |
0 |
0 |
T27 |
481496 |
480937 |
0 |
0 |
T28 |
41881 |
41822 |
0 |
0 |
TlODValidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
609235362 |
608553050 |
0 |
0 |
T6 |
234010 |
234003 |
0 |
0 |
T17 |
12778 |
12690 |
0 |
0 |
T18 |
7594 |
7533 |
0 |
0 |
T19 |
251428 |
250723 |
0 |
0 |
T20 |
247524 |
247454 |
0 |
0 |
T21 |
99022 |
98946 |
0 |
0 |
T22 |
929398 |
929278 |
0 |
0 |
T26 |
47600 |
47524 |
0 |
0 |
T27 |
481496 |
480937 |
0 |
0 |
T28 |
41881 |
41822 |
0 |
0 |
WkupReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2511320 |
2451558 |
0 |
0 |
T6 |
48247 |
47511 |
0 |
0 |
T17 |
81 |
30 |
0 |
0 |
T18 |
167 |
97 |
0 |
0 |
T19 |
20951 |
20826 |
0 |
0 |
T20 |
19801 |
19145 |
0 |
0 |
T21 |
823 |
750 |
0 |
0 |
T22 |
19361 |
18253 |
0 |
0 |
T26 |
97 |
16 |
0 |
0 |
T27 |
15785 |
15709 |
0 |
0 |
T28 |
87 |
15 |
0 |
0 |