Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
59416 |
0 |
0 |
T1 |
86757 |
12 |
0 |
0 |
T2 |
4024390 |
100 |
0 |
0 |
T3 |
84751 |
10 |
0 |
0 |
T4 |
585016 |
78 |
0 |
0 |
T5 |
1032474 |
157 |
0 |
0 |
T6 |
0 |
136 |
0 |
0 |
T10 |
0 |
13 |
0 |
0 |
T11 |
3569778 |
127 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T13 |
0 |
227 |
0 |
0 |
T14 |
35583 |
0 |
0 |
0 |
T15 |
249203 |
0 |
0 |
0 |
T16 |
75705 |
0 |
0 |
0 |
T17 |
297520 |
0 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T25 |
89 |
0 |
0 |
0 |
T26 |
111 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
61563 |
0 |
0 |
T1 |
138371 |
13 |
0 |
0 |
T2 |
6425998 |
243 |
0 |
0 |
T3 |
135079 |
12 |
0 |
0 |
T4 |
1185 |
79 |
0 |
0 |
T5 |
2090 |
158 |
0 |
0 |
T6 |
0 |
57 |
0 |
0 |
T7 |
932992 |
16 |
0 |
0 |
T8 |
284240 |
0 |
0 |
0 |
T9 |
232280 |
0 |
0 |
0 |
T10 |
0 |
13 |
0 |
0 |
T11 |
5700093 |
242 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T13 |
0 |
81 |
0 |
0 |
T14 |
56226 |
0 |
0 |
0 |
T15 |
397937 |
0 |
0 |
0 |
T16 |
300 |
0 |
0 |
0 |
T17 |
1225 |
16 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T31 |
336752 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T5,T6,T12 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T6,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
6430 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
2 |
0 |
0 |
T3 |
67 |
1 |
0 |
0 |
T4 |
237 |
1 |
0 |
0 |
T5 |
418 |
9 |
0 |
0 |
T6 |
0 |
15 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
4 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
6700 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
20 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
0 |
1 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T7 |
116624 |
2 |
0 |
0 |
T8 |
35530 |
0 |
0 |
0 |
T9 |
29035 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
19 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
42094 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T12 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T6,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
6623 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
17 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
116624 |
1 |
0 |
0 |
T5 |
205826 |
9 |
0 |
0 |
T6 |
0 |
15 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
17 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T16 |
15045 |
0 |
0 |
0 |
T17 |
59112 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
6623 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
17 |
0 |
0 |
T3 |
67 |
1 |
0 |
0 |
T4 |
237 |
1 |
0 |
0 |
T5 |
418 |
9 |
0 |
0 |
T6 |
0 |
15 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
17 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
3234 |
0 |
0 |
T2 |
1670 |
2 |
0 |
0 |
T3 |
67 |
0 |
0 |
0 |
T4 |
237 |
7 |
0 |
0 |
T5 |
418 |
12 |
0 |
0 |
T6 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
5 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T25 |
89 |
0 |
0 |
0 |
T26 |
111 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
3501 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
20 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
0 |
7 |
0 |
0 |
T5 |
0 |
13 |
0 |
0 |
T7 |
116624 |
2 |
0 |
0 |
T8 |
35530 |
0 |
0 |
0 |
T9 |
29035 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
19 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
42094 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T11,T4 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
3419 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
17 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
116624 |
7 |
0 |
0 |
T5 |
205826 |
12 |
0 |
0 |
T6 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
18 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T16 |
15045 |
0 |
0 |
0 |
T17 |
59112 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
3419 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
17 |
0 |
0 |
T3 |
67 |
1 |
0 |
0 |
T4 |
237 |
7 |
0 |
0 |
T5 |
418 |
12 |
0 |
0 |
T6 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
18 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
6143 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
2 |
0 |
0 |
T3 |
67 |
1 |
0 |
0 |
T4 |
237 |
5 |
0 |
0 |
T5 |
418 |
24 |
0 |
0 |
T6 |
0 |
10 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
5 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
27 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
6428 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
20 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
0 |
5 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T7 |
116624 |
2 |
0 |
0 |
T8 |
35530 |
0 |
0 |
0 |
T9 |
29035 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
20 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
42094 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
5581 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
2 |
0 |
0 |
T3 |
67 |
1 |
0 |
0 |
T4 |
237 |
10 |
0 |
0 |
T5 |
418 |
13 |
0 |
0 |
T6 |
0 |
14 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
5 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
22 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
5846 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
19 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
0 |
10 |
0 |
0 |
T5 |
0 |
13 |
0 |
0 |
T7 |
116624 |
2 |
0 |
0 |
T8 |
35530 |
0 |
0 |
0 |
T9 |
29035 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
19 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
42094 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
5775 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
16 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
116624 |
10 |
0 |
0 |
T5 |
205826 |
13 |
0 |
0 |
T6 |
0 |
14 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
18 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
22 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T16 |
15045 |
0 |
0 |
0 |
T17 |
59112 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
5775 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
16 |
0 |
0 |
T3 |
67 |
1 |
0 |
0 |
T4 |
237 |
10 |
0 |
0 |
T5 |
418 |
13 |
0 |
0 |
T6 |
0 |
14 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
18 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
22 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
3265 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
2 |
0 |
0 |
T3 |
67 |
1 |
0 |
0 |
T4 |
237 |
9 |
0 |
0 |
T5 |
418 |
15 |
0 |
0 |
T6 |
0 |
8 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
5 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
3521 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
20 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
0 |
9 |
0 |
0 |
T5 |
0 |
15 |
0 |
0 |
T7 |
116624 |
2 |
0 |
0 |
T8 |
35530 |
0 |
0 |
0 |
T9 |
29035 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
20 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
42094 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
3449 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
17 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
116624 |
9 |
0 |
0 |
T5 |
205826 |
15 |
0 |
0 |
T6 |
0 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
18 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T16 |
15045 |
0 |
0 |
0 |
T17 |
59112 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
3449 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
17 |
0 |
0 |
T3 |
67 |
1 |
0 |
0 |
T4 |
237 |
9 |
0 |
0 |
T5 |
418 |
15 |
0 |
0 |
T6 |
0 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
18 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
3248 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
2 |
0 |
0 |
T3 |
67 |
0 |
0 |
0 |
T4 |
237 |
6 |
0 |
0 |
T5 |
418 |
6 |
0 |
0 |
T6 |
0 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
5 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
3512 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
20 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
0 |
6 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T7 |
116624 |
2 |
0 |
0 |
T8 |
35530 |
0 |
0 |
0 |
T9 |
29035 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
20 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
42094 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
3442 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
17 |
0 |
0 |
T3 |
16843 |
0 |
0 |
0 |
T4 |
116624 |
6 |
0 |
0 |
T5 |
205826 |
6 |
0 |
0 |
T6 |
0 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
18 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T16 |
15045 |
0 |
0 |
0 |
T17 |
59112 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
3442 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
17 |
0 |
0 |
T3 |
67 |
0 |
0 |
0 |
T4 |
237 |
6 |
0 |
0 |
T5 |
418 |
6 |
0 |
0 |
T6 |
0 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
18 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
6169 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
2 |
0 |
0 |
T3 |
67 |
1 |
0 |
0 |
T4 |
237 |
3 |
0 |
0 |
T5 |
418 |
17 |
0 |
0 |
T6 |
0 |
9 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
4 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
27 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
6454 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
20 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
0 |
4 |
0 |
0 |
T5 |
0 |
17 |
0 |
0 |
T7 |
116624 |
2 |
0 |
0 |
T8 |
35530 |
0 |
0 |
0 |
T9 |
29035 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
18 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
42094 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T7,T1,T2 |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T4,T5,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T8,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3331766 |
2638 |
0 |
0 |
T1 |
71 |
1 |
0 |
0 |
T2 |
1670 |
2 |
0 |
0 |
T3 |
67 |
1 |
0 |
0 |
T4 |
237 |
4 |
0 |
0 |
T5 |
418 |
6 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1481 |
5 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
114 |
0 |
0 |
0 |
T15 |
101 |
0 |
0 |
0 |
T16 |
60 |
0 |
0 |
0 |
T17 |
245 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715942805 |
2893 |
0 |
0 |
T1 |
17252 |
1 |
0 |
0 |
T2 |
802206 |
20 |
0 |
0 |
T3 |
16843 |
1 |
0 |
0 |
T4 |
0 |
4 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T7 |
116624 |
2 |
0 |
0 |
T8 |
35530 |
0 |
0 |
0 |
T9 |
29035 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
711586 |
18 |
0 |
0 |
T14 |
6957 |
0 |
0 |
0 |
T15 |
49679 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
42094 |
0 |
0 |
0 |