Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
60287 |
0 |
0 |
T1 |
58270 |
11 |
0 |
0 |
T2 |
3852802 |
100 |
0 |
0 |
T3 |
641877 |
162 |
0 |
0 |
T4 |
0 |
137 |
0 |
0 |
T5 |
0 |
76 |
0 |
0 |
T6 |
68410 |
0 |
0 |
0 |
T7 |
89086 |
5 |
0 |
0 |
T8 |
0 |
183 |
0 |
0 |
T9 |
0 |
239 |
0 |
0 |
T10 |
0 |
13 |
0 |
0 |
T11 |
0 |
28 |
0 |
0 |
T12 |
0 |
25 |
0 |
0 |
T13 |
780283 |
640 |
0 |
0 |
T14 |
57012 |
0 |
0 |
0 |
T15 |
29148 |
0 |
0 |
0 |
T16 |
141354 |
0 |
0 |
0 |
T17 |
294720 |
0 |
0 |
0 |
T18 |
0 |
16 |
0 |
0 |
T52 |
122484 |
0 |
0 |
0 |
T53 |
235 |
0 |
0 |
0 |
T55 |
23937 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
61992 |
0 |
0 |
T1 |
100999 |
11 |
0 |
0 |
T2 |
6154247 |
260 |
0 |
0 |
T3 |
1023696 |
163 |
0 |
0 |
T4 |
0 |
138 |
0 |
0 |
T5 |
0 |
26 |
0 |
0 |
T6 |
119173 |
0 |
0 |
0 |
T7 |
141976 |
12 |
0 |
0 |
T8 |
0 |
243 |
0 |
0 |
T9 |
0 |
119 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
1238851 |
640 |
0 |
0 |
T14 |
90525 |
0 |
0 |
0 |
T15 |
45771 |
0 |
0 |
0 |
T16 |
225714 |
0 |
0 |
0 |
T17 |
470616 |
16 |
0 |
0 |
T52 |
122484 |
16 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T54 |
0 |
8 |
0 |
0 |
T55 |
23937 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
6538 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
0 |
0 |
0 |
T3 |
424 |
12 |
0 |
0 |
T4 |
0 |
12 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
0 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
1231 |
64 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
6747 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
12 |
0 |
0 |
T4 |
0 |
12 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T13 |
154087 |
64 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T13,T3 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
6696 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
12 |
0 |
0 |
T4 |
0 |
12 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
154087 |
64 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
6696 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
20 |
0 |
0 |
T3 |
424 |
12 |
0 |
0 |
T4 |
0 |
12 |
0 |
0 |
T5 |
0 |
5 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
1231 |
64 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
3347 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
0 |
0 |
0 |
T3 |
424 |
13 |
0 |
0 |
T4 |
0 |
9 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
0 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
17 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
1231 |
64 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
3564 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
13 |
0 |
0 |
T4 |
0 |
9 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
19 |
0 |
0 |
T13 |
154087 |
64 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T13,T3 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
3508 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
13 |
0 |
0 |
T4 |
0 |
9 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
154087 |
64 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
3508 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
20 |
0 |
0 |
T3 |
424 |
13 |
0 |
0 |
T4 |
0 |
9 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
1 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
1231 |
64 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
6200 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
0 |
0 |
0 |
T3 |
424 |
14 |
0 |
0 |
T4 |
0 |
17 |
0 |
0 |
T5 |
0 |
12 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
0 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
17 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
1231 |
0 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
6425 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
14 |
0 |
0 |
T4 |
0 |
17 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T13 |
154087 |
0 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
5688 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
0 |
0 |
0 |
T3 |
424 |
14 |
0 |
0 |
T4 |
0 |
9 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
0 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
17 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
1231 |
64 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
5893 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
14 |
0 |
0 |
T4 |
0 |
9 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T13 |
154087 |
64 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T13,T3 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
5844 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
14 |
0 |
0 |
T4 |
0 |
9 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
154087 |
64 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
5844 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
20 |
0 |
0 |
T3 |
424 |
14 |
0 |
0 |
T4 |
0 |
9 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
1231 |
64 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T2,T13 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
3310 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
0 |
0 |
0 |
T3 |
424 |
11 |
0 |
0 |
T4 |
0 |
4 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
0 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
17 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
1231 |
64 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
3529 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
12 |
0 |
0 |
T4 |
0 |
4 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
20 |
0 |
0 |
T13 |
154087 |
64 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T1,T13,T3 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T13 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T1,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
3472 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
11 |
0 |
0 |
T4 |
0 |
4 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
154087 |
64 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
3472 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
20 |
0 |
0 |
T3 |
424 |
11 |
0 |
0 |
T4 |
0 |
4 |
0 |
0 |
T5 |
0 |
3 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
1231 |
64 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T2,T13,T3 |
1 | 0 | Covered | T2,T13,T3 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T2,T13,T3 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T2,T13,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
3322 |
0 |
0 |
T3 |
424 |
13 |
0 |
0 |
T4 |
0 |
15 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T7 |
72 |
0 |
0 |
0 |
T8 |
0 |
11 |
0 |
0 |
T9 |
0 |
16 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
1231 |
64 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
T18 |
0 |
4 |
0 |
0 |
T52 |
250 |
0 |
0 |
0 |
T53 |
235 |
0 |
0 |
0 |
T55 |
98 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
3530 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
13 |
0 |
0 |
T4 |
0 |
15 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T13 |
154087 |
64 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
2 |
0 |
0 |
T52 |
122234 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
23839 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T2,T13,T3 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T13,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T2,T13,T3 |
1 | 0 | Covered | T13,T3,T4 |
1 | 1 | Covered | T2,T13,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
3483 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
13 |
0 |
0 |
T4 |
0 |
15 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
154087 |
64 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
0 |
0 |
0 |
T52 |
122234 |
0 |
0 |
0 |
T55 |
23839 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
3483 |
0 |
0 |
T2 |
1651 |
20 |
0 |
0 |
T3 |
424 |
13 |
0 |
0 |
T4 |
0 |
15 |
0 |
0 |
T5 |
0 |
6 |
0 |
0 |
T7 |
72 |
1 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
1231 |
64 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
T52 |
250 |
0 |
0 |
0 |
T55 |
98 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
6168 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
0 |
0 |
0 |
T3 |
424 |
10 |
0 |
0 |
T4 |
0 |
7 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
0 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
17 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
1231 |
0 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
T18 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
6389 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
10 |
0 |
0 |
T4 |
0 |
8 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
0 |
0 |
0 |
T8 |
0 |
19 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T13 |
154087 |
0 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T2 |
0 |
Covered |
T1,T6,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3874086 |
2711 |
0 |
0 |
T1 |
118 |
1 |
0 |
0 |
T2 |
1651 |
0 |
0 |
0 |
T3 |
424 |
12 |
0 |
0 |
T4 |
0 |
15 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
66 |
0 |
0 |
0 |
T7 |
72 |
0 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
19 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T13 |
1231 |
0 |
0 |
0 |
T14 |
89 |
0 |
0 |
0 |
T15 |
111 |
0 |
0 |
0 |
T16 |
58 |
0 |
0 |
0 |
T17 |
120 |
0 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
856100197 |
2912 |
0 |
0 |
T1 |
14361 |
1 |
0 |
0 |
T2 |
768249 |
20 |
0 |
0 |
T3 |
127697 |
12 |
0 |
0 |
T4 |
0 |
15 |
0 |
0 |
T6 |
16987 |
0 |
0 |
0 |
T7 |
17702 |
1 |
0 |
0 |
T8 |
0 |
19 |
0 |
0 |
T13 |
154087 |
0 |
0 |
0 |
T14 |
11260 |
0 |
0 |
0 |
T15 |
5652 |
0 |
0 |
0 |
T16 |
28178 |
0 |
0 |
0 |
T17 |
58752 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |