Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
63841 |
0 |
0 |
T2 |
2053201 |
56 |
0 |
0 |
T3 |
287394 |
148 |
0 |
0 |
T4 |
146760 |
76 |
0 |
0 |
T5 |
0 |
153 |
0 |
0 |
T6 |
226614 |
0 |
0 |
0 |
T7 |
0 |
45 |
0 |
0 |
T8 |
0 |
26 |
0 |
0 |
T9 |
0 |
12 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T11 |
0 |
159 |
0 |
0 |
T12 |
0 |
16 |
0 |
0 |
T13 |
90081 |
0 |
0 |
0 |
T14 |
88172 |
0 |
0 |
0 |
T15 |
185019 |
0 |
0 |
0 |
T16 |
1247174 |
1204 |
0 |
0 |
T17 |
38910 |
0 |
0 |
0 |
T18 |
168479 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
65966 |
0 |
0 |
T1 |
258368 |
8 |
0 |
0 |
T2 |
3278749 |
119 |
0 |
0 |
T3 |
456297 |
150 |
0 |
0 |
T4 |
232944 |
76 |
0 |
0 |
T5 |
0 |
154 |
0 |
0 |
T6 |
361857 |
0 |
0 |
0 |
T7 |
0 |
125 |
0 |
0 |
T8 |
0 |
26 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
37 |
0 |
0 |
T11 |
0 |
95 |
0 |
0 |
T13 |
142983 |
0 |
0 |
0 |
T14 |
140420 |
0 |
0 |
0 |
T15 |
295461 |
10 |
0 |
0 |
T16 |
1978061 |
1204 |
0 |
0 |
T17 |
61281 |
0 |
0 |
0 |
T18 |
440 |
0 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T16,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T16,T5 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
6952 |
0 |
0 |
T2 |
817 |
1 |
0 |
0 |
T3 |
453 |
14 |
0 |
0 |
T4 |
240 |
1 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
10 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
119 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
7225 |
0 |
0 |
T1 |
32296 |
1 |
0 |
0 |
T2 |
409333 |
9 |
0 |
0 |
T3 |
56754 |
14 |
0 |
0 |
T4 |
28968 |
1 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
2 |
0 |
0 |
T16 |
245862 |
119 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T3,T16,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T3,T16,T5 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
7157 |
0 |
0 |
T2 |
409333 |
8 |
0 |
0 |
T3 |
56754 |
14 |
0 |
0 |
T4 |
28968 |
1 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
10 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
0 |
0 |
0 |
T16 |
245862 |
119 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T18 |
33555 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
7157 |
0 |
0 |
T2 |
817 |
8 |
0 |
0 |
T3 |
453 |
14 |
0 |
0 |
T4 |
240 |
1 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
10 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
119 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
3438 |
0 |
0 |
T2 |
817 |
1 |
0 |
0 |
T3 |
453 |
4 |
0 |
0 |
T4 |
240 |
9 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
122 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
3706 |
0 |
0 |
T1 |
32296 |
1 |
0 |
0 |
T2 |
409333 |
10 |
0 |
0 |
T3 |
56754 |
4 |
0 |
0 |
T4 |
28968 |
9 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
1 |
0 |
0 |
T16 |
245862 |
122 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T3,T4,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T3,T4,T16 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
3634 |
0 |
0 |
T2 |
409333 |
9 |
0 |
0 |
T3 |
56754 |
4 |
0 |
0 |
T4 |
28968 |
9 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
0 |
0 |
0 |
T16 |
245862 |
122 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T18 |
33555 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
3634 |
0 |
0 |
T2 |
817 |
9 |
0 |
0 |
T3 |
453 |
4 |
0 |
0 |
T4 |
240 |
9 |
0 |
0 |
T5 |
0 |
10 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
122 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_count_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
6628 |
0 |
0 |
T2 |
817 |
2 |
0 |
0 |
T3 |
453 |
7 |
0 |
0 |
T4 |
240 |
8 |
0 |
0 |
T5 |
0 |
17 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
0 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
6907 |
0 |
0 |
T1 |
32296 |
1 |
0 |
0 |
T2 |
409333 |
9 |
0 |
0 |
T3 |
56754 |
7 |
0 |
0 |
T4 |
28968 |
8 |
0 |
0 |
T5 |
0 |
17 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
2 |
0 |
0 |
T16 |
245862 |
0 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
6063 |
0 |
0 |
T2 |
817 |
2 |
0 |
0 |
T3 |
453 |
19 |
0 |
0 |
T4 |
240 |
3 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
117 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
6320 |
0 |
0 |
T1 |
32296 |
1 |
0 |
0 |
T2 |
409333 |
9 |
0 |
0 |
T3 |
56754 |
19 |
0 |
0 |
T4 |
28968 |
3 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
1 |
0 |
0 |
T16 |
245862 |
117 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T3,T4,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T3,T4,T16 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
6253 |
0 |
0 |
T2 |
409333 |
9 |
0 |
0 |
T3 |
56754 |
19 |
0 |
0 |
T4 |
28968 |
3 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
0 |
0 |
0 |
T16 |
245862 |
117 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T18 |
33555 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
6253 |
0 |
0 |
T2 |
817 |
9 |
0 |
0 |
T3 |
453 |
19 |
0 |
0 |
T4 |
240 |
3 |
0 |
0 |
T5 |
0 |
11 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
117 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
3467 |
0 |
0 |
T2 |
817 |
2 |
0 |
0 |
T3 |
453 |
13 |
0 |
0 |
T4 |
240 |
4 |
0 |
0 |
T5 |
0 |
16 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
121 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
3717 |
0 |
0 |
T1 |
32296 |
1 |
0 |
0 |
T2 |
409333 |
9 |
0 |
0 |
T3 |
56754 |
13 |
0 |
0 |
T4 |
28968 |
4 |
0 |
0 |
T5 |
0 |
16 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
1 |
0 |
0 |
T16 |
245862 |
121 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T3,T4,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T3,T4,T16 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
3653 |
0 |
0 |
T2 |
409333 |
9 |
0 |
0 |
T3 |
56754 |
13 |
0 |
0 |
T4 |
28968 |
4 |
0 |
0 |
T5 |
0 |
16 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
0 |
0 |
0 |
T16 |
245862 |
121 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T18 |
33555 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
3653 |
0 |
0 |
T2 |
817 |
9 |
0 |
0 |
T3 |
453 |
13 |
0 |
0 |
T4 |
240 |
4 |
0 |
0 |
T5 |
0 |
16 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
121 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
3464 |
0 |
0 |
T2 |
817 |
1 |
0 |
0 |
T3 |
453 |
8 |
0 |
0 |
T4 |
240 |
7 |
0 |
0 |
T5 |
0 |
12 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
9 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
123 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
3725 |
0 |
0 |
T1 |
32296 |
1 |
0 |
0 |
T2 |
409333 |
10 |
0 |
0 |
T3 |
56754 |
10 |
0 |
0 |
T4 |
28968 |
7 |
0 |
0 |
T5 |
0 |
12 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
1 |
0 |
0 |
T16 |
245862 |
123 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T3,T4,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T3,T4,T16 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
3658 |
0 |
0 |
T2 |
409333 |
9 |
0 |
0 |
T3 |
56754 |
9 |
0 |
0 |
T4 |
28968 |
7 |
0 |
0 |
T5 |
0 |
12 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
9 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
0 |
0 |
0 |
T16 |
245862 |
123 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T18 |
33555 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
3658 |
0 |
0 |
T2 |
817 |
9 |
0 |
0 |
T3 |
453 |
9 |
0 |
0 |
T4 |
240 |
7 |
0 |
0 |
T5 |
0 |
12 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T7 |
0 |
9 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
9 |
0 |
0 |
T11 |
0 |
19 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
123 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
6603 |
0 |
0 |
T2 |
817 |
2 |
0 |
0 |
T3 |
453 |
11 |
0 |
0 |
T4 |
240 |
9 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
0 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
6878 |
0 |
0 |
T1 |
32296 |
1 |
0 |
0 |
T2 |
409333 |
9 |
0 |
0 |
T3 |
56754 |
11 |
0 |
0 |
T4 |
28968 |
9 |
0 |
0 |
T5 |
0 |
7 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
1 |
0 |
0 |
T16 |
245862 |
0 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3606252 |
2871 |
0 |
0 |
T2 |
817 |
1 |
0 |
0 |
T3 |
453 |
13 |
0 |
0 |
T4 |
240 |
11 |
0 |
0 |
T5 |
0 |
17 |
0 |
0 |
T6 |
93 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
147 |
0 |
0 |
0 |
T14 |
84 |
0 |
0 |
0 |
T15 |
73 |
0 |
0 |
0 |
T16 |
2233 |
0 |
0 |
0 |
T17 |
125 |
0 |
0 |
0 |
T18 |
88 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
703709803 |
3133 |
0 |
0 |
T1 |
32296 |
1 |
0 |
0 |
T2 |
409333 |
10 |
0 |
0 |
T3 |
56754 |
13 |
0 |
0 |
T4 |
28968 |
11 |
0 |
0 |
T5 |
0 |
18 |
0 |
0 |
T6 |
45174 |
0 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T13 |
17781 |
0 |
0 |
0 |
T14 |
17500 |
0 |
0 |
0 |
T15 |
36887 |
1 |
0 |
0 |
T16 |
245862 |
0 |
0 |
0 |
T17 |
7582 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |